lz3c b

Size: px
Start display at page:

Download "lz3c b"

Transcription

1 P STK UP LYER : TOP LYER : GN LYER : IN LYER : GN LYER : SV LYER : IN LYER : GN LYER : OT X'TL MHz RealTek (0/00 and G LN) RTL0E-V-G/ RTLF-G Page Transformer RJ LVI Page Page PIEx GPP PIE Note :R.V support 0~ MHz R.V support 0~00 MHz R III SO-IMM 0 SO-IMM Memory size MX is G per channel Page, Mini ard H (ST) O (ST) US.0/US.0 OMO PIEx GPP PIE Wlan/WiFi Page0 Page Page Page US.0 ST0 ST ual hannel /00 MHz PI-Express Gen PI-Express Gen US.0 US.0.GT/s.GT/s LOK IGRM Gbit/s Gbit/s Note :P means isplay Port Interface R SYSTEM MEMORY M Support W/ W TP Socket FSr-Trinity PU ( PU GPU ) upg pin GPP PIEX GPP PIEX X UMI interface.gt/s ST Gen ST Gen ST Gen US.0 US.0 Page0,0,0,0,0 UMI UMI M FH Hudson-M P0/TXPN[0:] P/TXPN[0:] P/TXPN[0:] P P to VG RT P0 P PEGX VG X'TL.KHz FN /THERML EM0- Page NX P to LVS HMI Page Page Thames XT VG Page LVS Page~Page LVS Page ischarge harge (Q) R/0.V (TPS) V/V (TPSRGER) 0 Page Page Page0 Page.V_UL &.V (TPS) Page.V_VPR/. Page V/VN_ORE (ISLHRTZ-T) GPU (ISLHRTZ-T).V GPU Page Page Page Page US.0 X Page, US.0 zalia ( H bus ) US.0 H FG pin Page0,0,0,0, PI-E luetooth Page US.0 LP SPI LP Page ard Reader RTS-GR Page US.0 US.0 udio OE LQ-V-GR Page SPI ROM M Page0 X'TL.KHz (IT HX) Page -IN- S/MM/MS/X HP Jack MI Jack SPK MI SPI ROM Touch Pad Keyboard Page Page Page Page Page PROJET : LZ Quanta omputer Inc. ate: ocument Number System lock iagram Monday, January 0, 0

2 () PEG_RXP0 () PEG_RXN0 () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP0 () PEG_RXN0 () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN PEG_RXP0 PEG_RXN0 PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP0 PEG_RXN0 PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN PEG_RXP PEG_RXN U00F PI EXPRESS P_GFX_RXP0 P_GFX_TXP0 P_GFX_RXN0 P_GFX_TXN0 P_GFX_RXP P_GFX_TXP P_GFX_RXN P_GFX_TXN P_GFX_RXP P_GFX_TXP P_GFX_RXN P_GFX_TXN Y P_GFX_RXP P_GFX_TXP Y P_GFX_RXN P_GFX_TXN W P_GFX_RXP P_GFX_TXP W P_GFX_RXN P_GFX_TXN W P_GFX_RXP P_GFX_TXP W P_GFX_RXN P_GFX_TXN V P_GFX_RXP P_GFX_TXP V P_GFX_RXN P_GFX_TXN U P_GFX_RXP P_GFX_TXP U P_GFX_RXN P_GFX_TXN U P_GFX_RXP P_GFX_TXP U P_GFX_RXN P_GFX_TXN T P_GFX_RXP P_GFX_TXP T P_GFX_RXN P_GFX_TXN R P_GFX_RXP0 P_GFX_TXP0 R P_GFX_RXN0 P_GFX_TXN0 R P_GFX_RXP P_GFX_TXP R P_GFX_RXN P_GFX_TXN P P_GFX_RXP P_GFX_TXP P P_GFX_RXN P_GFX_TXN N P_GFX_RXP P_GFX_TXP N P_GFX_RXN P_GFX_TXN N P_GFX_RXP P_GFX_TXP N P_GFX_RXN P_GFX_TXN M P_GFX_RXP P_GFX_TXP M P_GFX_RXN P_GFX_TXN GRPHIS Y Y Y Y W W V V V V U U T T T T R R P P P P N N M M M M PEG_TXP0_ PEG_TXN0_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP0_ PEG_TXN0_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ PEG_TXP_ PEG_TXN_ 0 0 IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X 0 IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X PEG_TXP0 IS@0.U/0V_X PEG_TXN0 PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP0 IS@0.U/0V_X PEG_TXN0 PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN PEG_TXP IS@0.U/0V_X PEG_TXN (,,,,,) PEG_TXP0 () PEG_TXN0 () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP0 () PEG_TXN0 () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN () PEG_TXP () PEG_TXN ().V_VPR 0 TO ON OR LN TO WLN E P_GPP_RXP0 P_GPP_TXP0 E P_GPP_RXN0 P_GPP_TXN0 P_GPP_RXP P_GPP_TXP PIE_RXP_LN P_GPP_RXN P_GPP_TXN PIE_TXP_LN_ () PIE_RXP_LN PIE_TXP_LN () PIE_RXN_LN P_GPP_RXP P_GPP_TXP 00 0.U/0V_ PIE_TXN_LN_ () PIE_RXN_LN PIE_TXN_LN () PIE_RXP P_GPP_RXN P_GPP_TXN 00 0.U/0V_ PIE_TXP_WLN_ (0) PIE_RXP PIE_TXP (0) PIE_RXN P_GPP_RXP P_GPP_TXP 00 0.U/0V_ PIE_TXN_WLN_ (0) PIE_RXN P_GPP_RXN P_GPP_TXN 00 0.U/0V_ PIE_TXN (0) () () () () () () () () UMI_RXP0 UMI_RXN0 UMI_RXP UMI_RXN UMI_RXP UMI_RXN UMI_RXP UMI_RXN.V_VPR R00 G P_UMI_RXP0 G P_UMI_RXN0 G P_UMI_RXP G P_UMI_RXN F P_UMI_RXP F P_UMI_RXN E P_UMI_RXP E P_UMI_RXN /F_ P_ZVP G P_ZVP GPP UMI-LINK P_UMI_TXP0 G P_UMI_TXN0 G P_UMI_TXP F P_UMI_TXN F P_UMI_TXP F P_UMI_TXN F P_UMI_TXP E P_UMI_TXN E P_ZVSS H UMI_TXP0_ UMI_TXN0_ UMI_TXP_ UMI_TXN_ UMI_TXP_ UMI_TXN_ UMI_TXP_ UMI_TXN_ P_ZVSS R /F_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ UMI_TXP0 0.U/0V_ UMI_TXN0 UMI_TXP 0.U/0V_ UMI_TXN UMI_TXP 0.U/0V_ UMI_TXN UMI_TXP 0.U/0V_ UMI_TXN UMI_TXP0 () UMI_TXN0 () UMI_TXP () UMI_TXN () UMI_TXP () UMI_TXN () UMI_TXP () UMI_TXN () TO ON OR LN TO WLN Trinity PU PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(PIE/UMI/GPP) Monday, January 0, 0

3 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M S#0 M S# M S# M M M M M M M M M M M M0 M M M M M M M M M M M 0 M M M M M 0 M M M M M S#0 M S# M S# M M M M M M M M M M M M0 M M M M M M M M M M M 0 M M M M M 0 M M M M M EVENT# M_ZVIO MEMVREF_PU MEMVREF_PU M QSP0 () M QSP () M QSP () M QSP () M QSP () M QSP () M QSP () M QSP () M QSN0 () M QSN () M QSN () M QSN () M QSN () M QSN () M QSN () M QSN () M KE0 () M KE () M OT0 () M OT () M S#0 () M S# () M RS# () M RST# () M S# () M WE# () M EVENT# () M LKP0 () M LKN0 () M LKP () M LKN () M QSP0 () M QSP () M QSP () M QSP () M QSP () M QSP () M QSP () M QSP () M QSN0 () M QSN () M QSN () M QSN () M QSN () M QSN () M QSN () M QSN () M LKP0 () M LKN0 () M LKP () M LKN () M RS# () M OT0 () M OT () M S# () M RST# () M WE# () M EVENT# () M KE0 () M KE () M S#0 () M S# () M Q[0..] () M Q[0..] () M M[..0] () M S#[..0] () M [:0] () M [:0] () M S#[..0] () M M[..0] ().V_SUS (,,,0,,,,0,,,) MEMVREF_PU.V_SUS.V_SUS.V_SUS.V_SUS PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(R MEM I/F) Monday, January 0, 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(R MEM I/F) Monday, January 0, 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(R MEM I/F) Monday, January 0, 0 Place close to PU within " 0 0 0pF/0V_ 0 0pF/0V_ 0.U/0V_ 0.U/0V_ R00 K/F_ R00 K/F_ MEMORY HNNEL Trinity PU U00 MEMORY HNNEL Trinity PU U00 M_ZVIO W M_VREF W0 M_EVENT_L T M_RESET_L H M_WE_L W M_S_L W M_RS_L V M_S_L M_S_L0 V M_OT M_OT0 Y M_KE H M_KE0 H M_LK_L R M_LK_H R M_LK_L0 T M_LK_H0 T M_QS_L M_QS_H M_QS_L M_QS_H M_QS_L M_QS_H M_QS_L M_QS_H E M_QS_L E M_QS_H E M_QS_L H M_QS_H J M_QS_L H M_QS_H G M_QS_L0 H M_QS_H0 G M_M M_M M_M M_M M_M F M_M E M_M J M_M0 E M_NK L M_NK U M_NK0 U M_ L0 M_ L M_ M_ L M_ M M_0 U M_ M M_ N M_ N0 M_ N M_ N M_ P M_ P M_ R M_0 U0 M_T Y M_T M_T M_T0 Y M_T M_T M_T Y M_T M_T M_T M_T Y M_T 0 M_T M_T0 M_T M_T M_T M_T M_T M_T M_T 0 M_T Y M_T M_T0 Y M_T M_T M_T M_T E M_T M_T M_T M_T M_T F M_T0 E M_T H M_T F M_T G M_T G M_T E M_T G M_T H M_T G M_T E0 M_T0 G0 M_T H M_T J M_T F M_T H0 M_T F M_T H M_T H M_T G M_T J M_T0 E M_T F M_T H M_T E M_T F M_T F M_T H M_T J M_T H M_T J M_T0 E M_ R0 R00./F_ R00./F_ 0 000P/0V_ 0 000P/0V_ R00 K/F_ R00 K/F_ R00 K/F_ R00 K/F_ 0 0pF/0V_ 0 0pF/0V_ MEMORY HNNEL Trinity PU U00 MEMORY HNNEL Trinity PU U00 M_EVENT_L T M_RESET_L J M_WE_L V M_S_L V M_RS_L V M_S_L Y M_S_L0 V M_OT Y M_OT0 W M_KE J M_KE0 J M_LK_L P M_LK_H P M_LK_L0 R M_LK_H0 R M_QS_L G M_QS_H H M_QS_L G M_QS_H G M_QS_L F M_QS_H G M_QS_L G M_QS_H G M_QS_L M_QS_H M_QS_L M_QS_H E M_QS_L M_QS_H E M_QS_L0 M_QS_H0 M_M M_M H M_M G M_M F M_M M_M M_M M_M0 M_NK K M_NK T M_NK0 U M_ K M_ K M_ W M_ K M_ L M_0 U M_ L M_ M M_ M M_ M M_ M M_ N M_ N M_ P M_ P M_0 T M_T F M_T E M_T F M_T0 G M_T M_T G M_T M_T G M_T M_T F M_T G M_T G0 M_T H M_T0 E M_T E M_T F M_T 0 M_T M_T M_T M_T H0 M_T E0 M_T H M_T0 E M_T E M_T H M_T F M_T G M_T G M_T F M_T H M_T G M_T M_T0 M_T M_T M_T M_T M_T M_T E M_T M_T E M_T M_T0 0 M_T M_T M_T M_T M_T M_T M_T M_T E M_T 0 M_T0 0 M_T M_T M_T M_T M_T M_T M_T E M_T M_T M_T0 R00 K/F_ R00 K/F_

4 P0 output to ep to LVS converter () () () () INT_LVS_TXP0 INT_LVS_TXN0 INT_LVS_TXP INT_LVS_TXN isplay port power.v min.v max :.v U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ TP00 TP00 INT_EP_TXP0_ INT_EP_TXN0_ INT_EP_TXP_ INT_EP_TXN_ L L K K K K U00 P0_TXP0 P0_TXN0 P0_TXP P0_TXN P0_TXP P0_TXN NLOG/ISPLY/MIS P0_UXP P0_UXN P_UXP P_UXN P_UXP P_UXN E E INT_LVS_UXP_L INT_LVS_UXN_L PU_P_UXP_ PU_P_UXN_ INT_HMI_SL INT_HMI_S U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ INT_LVS_UXP () INT_LVS_UXN () PU_P_UXP () PU_P_UXN () INT_HMI_SL () INT_HMI_S () INT_LVS_UXP LVS 0 R00 *00K/F_ INT_LVS_UXN R0 *00K/F_ V VG HMI INT_LVS_UXP_L INT_LVS_UXN_L R0 R0.K/J_.K/J_ P output to Hudson-M for VG translator interface note --HMI P&N can not swap P output to HMI connector Note: LK_PU_HLKP/N is 00MHZ SS Note: LK_P_NSSP/N is 00MHZ non-ss E--0.V_SUS () () () R0 R0 R0 R0 R0 () () () () () () () () () () () () () () () () () () () () PU_P_TXP0 PU_P_TXN0 PU_P_TXP PU_P_TXN PU_P_TXP PU_P_TXN PU_P_TXP PU_P_TXN LK_PU_HLKP LK_PU_HLKN LK_P_NSSP LK_P_NSSN () () () (,) HMI_TX HMI_TX- HMI_TX0 HMI_TX0- HMI_TX HMI_TX- HMI_LK HMI_LK- () PU_V_RUN_F_L PU_VN_RUN_F_H PU_V_RUN_F_H SV SV PU_SVT PU_RST# PU_PWROK K/F_ K/F_ K/F_ K/F_ K/F_.V.V.V.V_SUS PU_TI PU_TK PU_TMS PU_TRST# PU_REQ# TP0 TP R0 R0 R0 R0 R0 TP0 TP0 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ 0.U/0V_ *K/F_ *0 short 00/J_ 00/J_ K/F_ PU_P_TXP0_ PU_P_TXN0_ PU_P_TXP_ PU_P_TXN_ PU_P_TXP_ PU_P_TXN_ PU_P_TXP_ PU_P_TXN_ P_HMI_TXP P_HMI_TXN P_HMI_TXP P_HMI_TXN P_HMI_TXP0 P_HMI_TXN0 P_HMI_TXP P_HMI_TXN LK_PU_HLKP LK_PU_HLKN LK_P_NSSP LK_P_NSSN SV SV PU_SVT_R PU_SI PU_SI PU_RST# PU_PWROK PU_PROHOT# PU_THERMTRIP# PU_LERT PU_TI PU_TO PU_TK PU_TMS PU_TRST# PU_RY PU_REQ# PU_V_RUN_F_L_R PU_VN_RUN_F_H PU_V_RUN_F_H J J H H H H G G F F L L L L K K J J E G H F0 0 E F H0 J0 F0 G0 F G H E--0 P0_TXP P0_TXN P_TXP0 P_TXN0 P_TXP P_TXN P_TXP P_TXN P_TXP P_TXN P_TXP0 P_TXN0 P_TXP P_TXN P_TXP P_TXN P_TXP P_TXN LKIN_H LKIN_L ISP_LKIN_H ISP_LKIN_L SV SV SVT SI SI RESET_L PWROK PROHOT_L THERMTRIP_L LERT_L TI TO TK TMS TRST_L RY REQ_L VSS_SENSE VP_SENSE VN_SENSE VIO_SENSE V_SENSE VR_SENSE ISPLY PORT 0 ISPLY PORT ISPLY PORT JTG LK TRL SER. SENSE Trinity PU TEST ISPLY PORT MIS. RSV P_UXP P_UXN P_UXP P_UXN P_UXP P_UXN P0_HP P_HP P_HP P_HP P_HP P_HP P_LON P_IGON P_VRY_L P_UX_ZVSS TEST TEST TEST0 TEST TEST TEST TEST TEST TEST TEST0 TEST TEST_H TEST_L TEST_H TEST_L TEST0_H TEST0_L TEST TEST_H TEST_L TEST FSR MTIVE_L TEST TEST RSV_ RSV_ RSV_ RSV_ E E F F G G E E F G M N F G H J F G J H E0 0 L0 M0 P R K T N W0 P R Y0 0 Y K isplay port power.v min.v max :.v FH_LVS_HP VG_HP_Q INT_HMI_HP PU_LEN PU_IGON PU_VRY_L P_UX_ZVSS PU_TEST PU_TEST PU_TEST0_SNLK PU_TEST_SNLK PU_TEST_H PU_TEST_L M_TEST PU_TEST FSR R0 MTIVE_L E--0 R0 E--0 TP0 TP0 TP0 TP0 TP0 TP0 E--0 E--0 0K/F_ 0/F_ V_S R0 R0 FH_LVS_HP () VG_HP_Q () INT_HMI_HP () PU_LEN () PU_IGON () PU_VRY_L () MTIVE_L controls entry and exit from the sleep and power states *K/F_ K/F_ MTIVE_L ().V.V_SUS SI FSR signals is for detect PU TYPE and protect it. FSR PU this pin is N. FSR PU this pin is LOW can remove it at MP.V_SUS PU_P_UXP PU_P_UXN PU_P_UXP_ PU_P_UXN_ M_TEST M_TEST ONNETION T PU_TEST_L R0 R0 R0 R0 R0./F_ PU_TEST PU_TEST PU_TEST0_SNLK PU_TEST_SNLK PU_TEST_H R00.V_SUS 00K/F_ 00K/F_.K/J_.K/J_ PU_TEST R0 R0 R0 R00 R0 V 0/J_ K/F_ K/F_ K/F_ K/F_ 0/J_.V_SUS R0 00/J_ R0 *00/J_.V_VPR E--0.V R0 0K/F_ (,,,) M_LK M_LK Q00 METR0-G R0 K/F_ R0 K/F_ R0 K/F_ PU_SI R00 K/F_ R 0/J_ E--0 SM_LV_LK () Q00 METR0-G R00V-0 00 () PU_VR_HOT PU_PROHOT#.V SI (,,,) M_T M_T Q00 METR0-G PU_SI R 0/J_ SM_LV_T () Thermal () FH_THERMTRIP#.V_SUS R0 0K/F_ R0 K/F_ Q00 METR0-G PU_THERMTRIP# THERMTRIP# shutdown temperature 度 () () () FH_PROHOT# H_PROHOT# PU_PROHOT#_VIO PU_PROHOT# 可可可 input or output 可 Low 時 PU 會會 P - STTE R0 *0_ R0 0_ to E reserve only 0 0pF/0V_ PU_PROHOT#_VIO PU_PROHOT# PV change to short-pad R0 K/F_ PV inner document R0 for E request R00V-0 00 (,,0,,) (,,,0,,,,0,,,) (,,,,,) (,,,0,,,,,,,,,,,0,,,,,,0,,,,,,,).V.V_SUS.V_VPR V PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(isplay/misc) Monday, January 0, 0

5 PU POWER TLE PIN NME NET NME VOLTGE V V_ORE.V V_ORE SI EMI 0 VN VIO VN_ORE.VSUS??.V 0 *0P/0V_ 0 *0P/0V_ 0 *0P/0V_ VP.V_VP.V VR.V_VR.V V_ORE U00 V.V_V.V F V_ H V_ J V_ J V_ P VN_ORE V_ P0 V_ J V_ J V_ J V_ K V_0 K V_ K U/.VS_ U/.VS_ U/.VS_ U/.VS_ 0U/.V_ V_ M V_ K V_ V0 V_ V V_ V V_ F V_ L V_ V 0U/.VS_ 0.U/.V_ 0.U/.V_ 0P/0V_ 0P/0V_ 0P/0V_ V_0 W V_ T V_ Y V_ V_ V_ V_ R V_ P V_ K0 V_ H V_0 M VN_ORE V_ VN_P VN_ 0 VN_ VN_ VN_ VN_ U/.VS_ U/.VS_ 0P/0V_ VN_ 0 VN_ VN_ VN_ E0 VN_0 E VN_ 0 VN_ E--.V_SUS Up to VIO H VIO_ K0 VIO_ J VIO_ K 0.U/.V_ 0.U/.V_ 0.U/.V_ 0.U/.V_ 0.U/.V_ 0.U/.V_ VIO_ K VIO_ L VIO_ L VIO_ L VIO_ M0 VIO_ M VIO_0 M VIO_ N 0 VIO_ N 0P/0V_ VIO_ N VIO_ P0 VIO_ P VIO_ P VIO_ VIO_ VP_ VP_ =..V_VPR R0 *0 short.v_vpr_r H VP H VP H VP H U/.VS_ 0U/.V_ 0U/.V_ 0U/.V_ VP H VP 0 V V_ V_ V_ V_ V_ V_ V_ V_0 V_ V_ V_ V_ V_ V_ V_ V_ V_ V_0 V_ V_ V_ V_ V_ V_ V_ V_ V_ V_0 V_ V_ V_ VN_ VN_ VN_ VN_ VN_ VN_ VN_ VN_0 VN_ VN_ VN_ VN_P VN_P VIO_ VIO_0 VIO_ VIO_ VIO_ VIO_ VIO_ VIO_ VIO_ VIO_ VIO_ VIO_0 VIO_ VIO_ VIO_ VIO_ VIO_ VIO_ VR VR VR VR R T0 H G U W W W W W E L Y M N N T T U U Y Y Y F F F L 0 E K K T T U U U Y T0 R R R V0 V V W W W Y G G0 H H H0 V_ORE 0 U/.VS_ 0 U/.VS_ 0 0.U/.V_ Maximum INspike. VN_ORE VN_P.V_SUS 0 U/.VS_.V_VR_ Maximum Ispike 0 00 U/.VS_ 0 U/.VS_ 0 0.U/.V_ EOUPLING between PROESSOR and IMMs cross VIO and VSS split 0 U/.VS_.V_SUS 0 0.U/.V_ 0 U/.VS_ 0 U/.VS_ 0 0P/0V_ 00 U/.VS_ If the VSS plane is cut to create a VIO plane, ceramic capacitors are connected across the VIO and VSS plane split as follows VR = ( Up to ) 00 0U/.V_ 0 0U/.V_ 0 U/.VS_ 0 U/.VS_ 00 0P/0V_ 0 0U/.V_ R0 0 U/.VS_ *0 short 0 U/.VS_ 0 U/.VS_ 0 0.0U/V_ 0 0.U/.V_ PV 0pF on for EMI suggestion.v_vpr 0 0.0U/V_ 0 0P/0V_ 0 0.0U/V_ 00 0P/0V_ U/.V_.U/.V_.U/.V_ 0P/0V_ 0.U/.V_ U00E J0 VSS_ VSS_ L VSS_ VSS_ R VSS_ VSS_ W VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ E VSS_ VSS_ F VSS_ VSS_ H VSS_0 VSS_ H VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ 0 VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_00 VSS_ VSS_0 E VSS_ VSS_0 E VSS_ VSS_0 F VSS_0 VSS_0 F VSS_ VSS_0 F VSS_ VSS_0 F0 VSS_ VSS_0 F VSS_ VSS_0 F VSS_ VSS_0 F VSS_ VSS_0 G VSS_ VSS_ G VSS_ VSS_ G VSS_ VSS_ G VSS_0 VSS_ G VSS_ VSS_ G VSS_ VSS_ G VSS_ VSS_ G VSS_ VSS_ J VSS_ VSS_ J VSS_ VSS_0 J VSS_ VSS_ J VSS_ VSS_ K VSS_ VSS_ K VSS_0 VSS_ K VSS_ VSS_ VSS_ VSS_ L VSS_ VSS_ L VSS_ VSS_ M VSS_ VSS_ F VSS_ VSS_0 V VSS_ VSS_ V VSS_ VSS_ W VSS_ VSS_ W VSS_0 VSS_ W VSS_ VSS_ Y VSS_ VSS_ Y0 VSS_ VSS_ Y VSS_ VSS_ Y VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ K VSS_ VSS_ F VSS_ VSS_ G VSS_0 VSS_ H VSS_ VSS_ J VSS_ Trinity PU 0 E E E M N0 N N R0 R T T U0 U U U V E E E E E E F F F F0 F F F F G G H H H H H P W P E K W 0 0.U/.V_ 0 0.U/.V_ 0 0P/0V_ 0 0P/0V_ Trinity PU 0 0.U/.V_ 0 0.U/.V_ 0 000P/0V_ 0 0P/0V_ 0P/0V_ (,) V_ORE () VN_ORE VN_P (,,,0,,,,0,,,).V_SUS (,,,,,).V_VPR (,).V_V.V_V L00 H0KF-T0(0,)_ V= 0..V_V_R.U/.V_ 0.U/.V_ 00P/0V_ PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(POWER/GN) Monday, January 0, 0

6 VI Override ircuit (,,0,,) (,,,0,,,,0,,,).V.V_SUS 0 OOT VOLTGE SV SV VFIX_V =V/GN VFIX_V =OPEN Note: To override VI,Remove Rd, Re, Rf, install Rc set VI via SV & SV option RES V_SUS SI.V R0 K/F_ Rd () SV SV R00 *0 short PU_SV Re PU_SV () () SV SV R0 *0 short PU_SV Rf PU_SV () (,) PU_PWROK PU_PWROK R0 *0 short PU_PWRG_SVI_REG PU_PWRG_SVI_REG () PU_PWRG have pull up 00ohm to.v on page R0 K/F_ for normal operation open Ra, Rb,Rc R0 *K/J_ R0 *K/J_ R0 *.K/J_ R00 R0 R0 *0/J_ *0/J_ *0/J_ Ra Rb Rc E--0 PROJET : LZ Quanta omputer Inc. ate: ocument Number PU /(Other) Monday, January 0, 0

7 V_S R R R V N,no install by default R R R *SHORT_P *.K/J_ *.K/J_ *.K/J_.K/J_.K/J_ *K/J_ G FH_TEST0 FH_TEST FH_TEST SM_RUN_LK SM_RUN_T SYS_RST# () FH_THERMTRIP# () SLP_S# () SLP_S# () NSWON# () FH_PWRG () () () () (,0) T T E_0GTE E_KRST# E_EXT_SI# E_EXT_SMI# PIE_WKE# R V SLP_S# SLP_S# T0 T T *0 short R R T T0 T NSWON# FH_PWRG FH_TEST0 FH_TEST FH_TEST SYS_RST# *0 short FH_THERMTRIP#_R 0K/F_ W_PWRG R W T W J N T T0 V E G R T U K V R0 F U PIE_RST#/GEVENT# RI#/GEVENT# SPI_S#/GE_STT/GEVENT# SLP_S# SLP_S# PWR_TN# PWR_GOO HUSON-M Part TEST0 TEST/TMS TEST G0IN/GEVENT0# KRST#/GEVENT# PME#/GEVENT# LP_SMI#/GEVENT# LP_P#/GEVENT# SYS_RESET#/GEVENT# WKE#/GEVENT# IR_RX/GEVENT0# THRMTRIP#/SMLERT#/GEVENT# W_PWRG PI / WKE UP EVENTS USLK/M_M_M_OS US MIS US. US_ROMP US_FSP/GPIO US_FSN US_FS0P/GPIO US_FS0N US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN US_HS0P US_HS0N G H H H H H0 G0 K0 J G F K K US_ROMP_S USP0 USP0- USP USP- R.K/F_ (,,0,,0,,) V_S (,,,0,,,,,,,,,,,0,,,,,,0,,,,,,,) V (0) FH_V SSUS_S Hudson-//M does not support US_HS[:0]P/N as stand alone US ports. These signals can only be routed to US connectors in signal groups mentioned above. USP () USP- () USP0 () USP0- () US.0 US.0 Note: US.0 : MP to US.0 PORT s elow: SSUS0US0 US.0 PORT 0 SSUSUS US.0 PORT SSUSUS N SSUSUS N 0 V_S V_S R R R R R R R R R R *0K/J_ 0K/J_ 0K/J_ 0K/J_ 0K/J_ *0K/J_ *0K/J_ *.K/J_ 0K/J_ 0K/J_ VG_P SL S SL S SM_LV_LK SM_LV_T FH_THERMTRIP# US_O# US_O0# (,,) E-- dgpu_pwren (0) () () T_ON# PIE_LKREQ_LN# () _ON# () SPKR (,) SM_RUN_LK (,) SM_RUN_T PIE_LKREQ_WLN# () L_K_OFF# VG_P for power control (0) VG_P R 0_ () () _E_0 SPI_HOL# FH_PIE_PEG_LKREQ# E--0 T R RSMRST# R R *0 short SM_RUN_LK SM_RUN_T SL S R0 *0_ *0 short *IS@0/J_ GEVENT# U G E E F H G F T R G G J G V W Y V0 F RSMRST# LK_REQ#/ST_IS0#/GPIO LK_REQ#/ST_IS#/GPIO SMRTVOLT/ST_IS#/GPIO0 LK_REQ0#/ST_IS#/GPIO0 ST_IS#/FNOUT/GPIO ST_IS#/FNIN/GPIO SPKR/GPIO SL0/GPIO S0/GPIO SL/GPIO S/GPIO LK_REQ#/FNIN/GPIO LK_REQ#/FNOUT/GPIO IR_LE#/LL#/GPIO SMRTVOLT/SHUTOWN#/GPIO R_RST#/GEVENT#/VG_P GE_LE0/GPIO SPI_HOL#/GE_LE/GEVENT# GE_LE/GEVENT0# GE_STT0/GEVENT# LK_REQG#/GPIO/OSIN/ILEEXIT# GPIO US.0 US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN US_HSP US_HSN E0 F0 0 0 H G F E USP USP- USP USP- USP USP- USP USP- USP USP- USP USP- T T E-- USP () USP- () USP () USP- () USP () USP- () USP (0) USP- (0) USP () USP- () US# ard Reader lue Tooth WLN V V_S R R R0 R0 R R 0K/J_ 0K/J_ *0K/J_ *0K/J_ 0K/J_.K/J_ US_O# O_PRSNT# E_EXT_SI# E_EXT_SMI# PIE_WKE# NSWON# Note:LL#, WKE# and PWR_TN need pull up to.v_s only if S mode is supported () () (,) O_M# () O_PRSNT# () () US_O# _PRESENT US_O# US_O0# H audio interface is V_S voltage R R R R R R R R *0K/F_ *0K/F_ *0K/F_ *0 short *0 short *0 short *0 short *0 short Z_LK_R Z_SOUT_R Z_SIN0 Z_SIN Z_SYN_R Z_RST#_R M R T P F P J T Y Y Y E LINK/US_O#/GEVENT# US_O#/IR_TX/GEVENT# US_O#/IR_TX0/GEVENT# US_O#/IR_RX0/GEVENT# US_O#/_PRES/TO/GEVENT# US_O#/TK/GEVENT# US_O#/TI/GEVENT# US_O0#/SPI_TPM_S#/TRST#/GEVENT# Z_ITLK Z_SOUT Z_SIN0/GPIO Z_SIN/GPIO Z_SIN/GPIO Z_SIN/GPIO0 Z_SYN Z_RST# H UIO US O US_HSP US_HSN US_HS0P US_HS0N USSS_LRP USSS_LRN US_SS_TXP US_SS_TXN US_SS_RXP US_SS_RXN US_SS_TXP US_SS_TXN US_SS_RXP US_SS_RXN E E E F USP0 USP0- USSS_LRP USSS_LRN E-- USP0 () USP0- () R R US@K/F_ US@K/F_ US# aughter oard If US.0 not implemented, left unconected FH_V SSUS_S To zalia V_S R *K/J_ RSMRST# T T S SL K J J 0 PS_T/S/GPIO PS_LK/E/SL/GPIO SPI_S#/GE_STT/GPIO PSK_T/GPIO PSK_LK/GPIO0 PSM_T/GPIO PSM_LK/GPIO US.0 US_SS_TXP US_SS_TXN US_SS_RXP US_SS_RXN US_SS_TX0P US_SS_TX0N US_SS_RX0P US_SS_RX0N F G H G J H J K US_TXP US_TXN US_RXP US_RXN US_TXP0 US_TXN0 US_RXP0 US_RXN0 US_TXP () US_TXN () US_RXP () US_RXN () US_TXP0 () US_TXN0 () US_RXP0 () US_RXN0 () US.0 US.0 Z_SOUT_R Z_SYN_R Z_LK_R R R R /J_ /J_ /J_ Z_SOUT () Z_SYN () Z_ITLK () () RSMRST#_E RSMRST_GTE# from E R *0 short R *0K/J_ RSMRST_GTE# 0 *.U/.V_X Q *ISR@N00E T T T T T T T T0 T T T T T0 T T T T T KSO_0 KSO_ KSO_ KSO_ KSO_ KSO_ KSO_ KSO_ KSO_ KSO_ KSO_0 KSO_ KSO_ KSO_ KSO_ KSO_ KSO_ KSO_ Provided test points from checklist F E0 F0 E 0 J H G K KSO_0/GPIO0 KSO_/GPIO0 KSO_/GPIO KSO_/GPIO KSO_/GPIO KSO_/GPIO KSO_/GPIO KSO_/GPIO KSO_/GPIO KSO_/GPIO KSO_0/GPIO KSO_/GPIO0 KSO_/GPIO KSO_/GPIO KSO_/X0/GPIO KSO_/X/GPIO KSO_/X/GPIO KSO_/X/GPIO EMEE TRL SL/GPIO S/GPIO SL_LV/GPIO S_LV/GPIO E_PWM0/E_TIMER0/GPIO E_PWM/E_TIMER/GPIO E_PWM/E_TIMER/WOL_EN/GPIO E_PWM/E_TIMER/GPIO00 KSI_0/GPIO0 KSI_/GPIO0 KSI_/GPIO0 KSI_/GPIO0 KSI_/GPIO0 KSI_/GPIO0 KSI_/GPIO0 KSI_/GPIO0 H G G G E H J H K K F F E F SL S SM_LV_LK SM_LV_T E_PWM US_US_SW US_US_SW T T SM_LV_LK () SM_LV_T () E_PWM () INTEL_T_OFF# (0) Z_RST#_R Z_SIN0 R0 0 /J_ *P/0V_N Z_RST# () Z_SIN0 () Hudson-M PROJET : LZ Quanta omputer Inc. ate: ocument Number FH /(GPIO/US/Z) Monday, January 0, 0

8 (,) PU_PIE_RST# PU_PIE_RST# is for PU PIE devices reset PU_PIE_RST# 0P/0V_N () () () () () () () () (0) (0) () () (,0) PLE 0,,,,0,0,0, LOSE TO U Note: LK_P_NSSP/N is 00MHZ non-ss Note: LK_PIE_TRVISP/N is 00MHZ non-ss Note: LK_PU_HLKP/N is 00MHZ SS Note: LK_PIE_VGP/N is 00MHZ SS Note: For external LK gen mode, depop RP0/RP/RP/RP/RP/RP/RP LK_P_NSSP LK_P_NSSN LK_PU_HLKP LK_PU_HLKN LK_PIE_LNP LK_PIE_LNN PLTRST# () () () () () () () () () () () () () () () () LK_PIE_TRVISP LK_PIE_TRVISN LK_PIE_VGP LK_PIE_VGN LK_PIE_WLNP LK_PIE_WLNN UMI_RXP0 UMI_RXN0 UMI_RXP UMI_RXN UMI_RXP UMI_RXN UMI_RXP UMI_RXN UMI_TXP0 UMI_TXN0 UMI_TXP UMI_TXN UMI_TXP UMI_TXN UMI_TXP UMI_TXN.V_PIE_VR UMI_RXP0 UMI_RXN0 UMI_RXP UMI_RXN UMI_RXP UMI_RXN UMI_RXP UMI_RXN Note: LK_FH_SRP/N is 00MHZ SS ( Pop RP if use external LK gen ) Note: GPP_LK(0:)P/N is 00MHZ SS capable R0 /J_ 0P/0V_N.V_KV RP RP RP RP RP RP R PIE_RST#_R R0 R0 /J_ 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X R0 TP TP 0X UM@0X 0X IS@0X 0X 0X _RST# 0/F_ K/F_ UMI_RXP0_ UMI_RXN0_ UMI_RXP_ UMI_RXN_ UMI_RXP_ UMI_RXN_ UMI_RXP_ UMI_RXN_ PIE_LRP_FH PIE_LRN_FH K/F_ INT_LK_FH_SRP INT_LK_FH_SRN INT_LK_P_NSSP INT_LK_P_NSSN INT_LK_PIE_TRVISP INT_LK_PIE_TRVISN INT_LK_PU_HLKP INT_LK_PU_HLKN INT_LK_PIE_VGP INT_LK_PIE_VGN INT_LK_PIE_WLNP INT_LK_PIE_WLNN INT_LK_PIE_LNP INT_LK_PIE_LNN RP~RP need close to connect node LL LOK TEST POINT PLE LOSE U E E0 E 0 Y Y Y Y F F V V W0 W W V V W W W F G0 G R T H H T T J0 K H H J K F F E E M M M M N N UE PIE_RST# _RST# UMI_TX0P UMI_TX0N UMI_TXP UMI_TXN UMI_TXP UMI_TXN UMI_TXP UMI_TXN UMI_RX0P UMI_RX0N UMI_RXP UMI_RXN UMI_RXP UMI_RXN UMI_RXP UMI_RXN PIE_LRP PIE_LRN GPP_TX0P GPP_TX0N GPP_TXP GPP_TXN GPP_TXP GPP_TXN GPP_TXP GPP_TXN GPP_RX0P GPP_RX0N GPP_RXP GPP_RXN GPP_RXP GPP_RXN GPP_RXP GPP_RXN LK_LRN PIE_RLKP PIE_RLKN ISP_LKP ISP_LKN ISP_LKP ISP_LKN PU_LKP PU_LKN SLT_GFX_LKP SLT_GFX_LKN GPP_LK0P GPP_LK0N GPP_LKP GPP_LKN GPP_LKP GPP_LKN GPP_LKP GPP_LKN GPP_LKP GPP_LKN GPP_LKP GPP_LKN GPP_LKP GPP_LKN HUSON-M PI EXPRESS INTERFES Part LOK GENERTOR PI LKS PILK0 PILK/GPO PILK/GPO PILK/GPO PILK/M_OS/GPO 0/GPIO0 /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO 0/GPIO0 /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO 0/GPIO0 /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO /GPIO 0/GPIO0 /GPIO E0# E# E# E# FRME# EVSEL# IRY# TRY# PR STOP# PERR# SERR# REQ0# REQ#/GPIO0 REQ#/LK_REQ#/GPIO REQ#/LK_REQ#/GPIO GNT0# GNT#/GPO GNT#/S_LE/GPO GNT#/LK_REQ#/GPIO LKRUN# LOK# PI INTERFE LPLK0 LPLK L0 L L L LFRME# LRQ0# LRQ#/LK_REQ#/GPIO SERIRQ/GPIO LP PIRST# INTE#/GPIO INTF#/GPIO INTG#/GPIO INTH#/GPIO F F F G F J L G L H J L N N J L L M J K N G M J0 L K N G E E F H H E N J N0 G0 K L0 F0 E0 H M H G G F M K H F E E E PI_LK0 PI_LK_R PI_LK PI_LK_R PI_LK_R PI_ PI_ PI_ PI_ PI_ HUSON_MEMHOT#_R INTE# INTF# INTG# INTH# T0 T0 T T LP_LK0_R LP_LK_R LP_L0 LP_L LP_L LP_L LP_LFRME# LRQ#0 LRQ# IRQ_SERIRQ R00 R R E--0 E--0 R0 dgpu_pwren_r LKRUN# E--0 R0 R V T *0 short *0 short *0 short *0/J_ R0 IS@0K/J_ R0 R 0/J_ 0/J_ PI_LK PI_LK PI_LK *P/0V_ PI_ () PI_ () PI_ () PI_ () PI_ () dgpu_.v_pg () LKRUN# () LP_LK0 LP_LK T PI_LK () T PI_LK () PI_LK () PIE_RST#_TRVIS () dgpu_rst# () EUG@/J_ /J_ E--0 *P/0V_ dgpu_pwren_r E-- PLK_EUG LK_PI_ LP_LK0 () LP_LK () LP_L0 (0,) LP_L (0,) LP_L (0,) LP_L (0,) LP_LFRME# (0,) LP_RQ#0 (0) T IRQ_SERIRQ (0,) V_RT (0).V_PIE_VR (0).V_KV (,,,0,,,,,,,,,,,0,,,,,,0,,,,,,,) V () V_RT (0,,,,,,,,,,,) VPU RT ircuitry(rt) 0MIL U/0V_X R *0_ R PLK_EUG (0) LK_PI_ () 0/F_ VRT 0MIL dgpu_pwren (,,) For EMI PLK_EUG LK_PI_ SM0K--F_00M VPU_RT SM0K--F_00M G *SHORT_P E--0 P/0V_ 0P/0V_ 0MIL R K/F_ 0MIL 0mils R 0_ VRT_ T N VPU RT_T(RT SOKET-0) 0 P/0V_N Y MHZ_0 P/0V_N R0 M/F_ TP TP TP TP M_X M_X GPP_LKP GPP_LKN R R N R J GPP_LKP GPP_LKN GPP_LKP GPP_LKN M_M_M_OS M_X M_X Hudson-M PU S PLUS M_TIVE# PROHOT# PU_PG LT_STP# PU_RST# K_X K_X S_ORE_EN RTLK INTRUER_LERT# VT_RT_G G E E G F G G H F F E MTIVE_L PU_PROHOT#_VIO PU_PWROK PU_RST# K_X K_X S_ORE_EN RT_LK INTRUER_LERT# V_RT 0MIL E--0 T T G *SHORT_ P T test pad can trigger V_RT MTIVE_L () PU_PROHOT#_VIO () PU_PWROK (,) PU_RST# () S_ORE_EN is necessary to connect enable pin VPU/VPU regulator for S mode implementation 0.U/0V_X RT_LK () INTRUER_LERT# Left not connected (FH has 0-kohm internal pull-up to VT). K_X R 0M/J_ K_X Y.KHZ USE GROUN GUR FOR K_X N K_X P/0V_ P/0V_ PROJET : LZ Quanta omputer Inc. ocument Number FH /(PI/PI/LOK) ate: Monday, January 0, 0

9 ST H/SS ST O () () () () () () () () ST_TXP0 ST_TXN0 ST_RXN0 ST_RXP0 ST_TXP ST_TXN ST_RXN ST_RXP PLE ST_L RES VERY LOSE TO LL OF HUSON-M/M.V_V_ST ST PORTS ISTRIUTION: 0, ST H/SS, ST O -, NOT USE R R0 K/F_ /F_ ST_LRP ST_LRN K M L0 N0 N L H0 J0 J H M K H J N L L N J H N L K M L N L L H H J J F F U ST_TX0P ST_TX0N ST_RX0N ST_RX0P ST_TXP ST_TXN ST_RXN ST_RXP ST_TXP ST_TXN ST_RXN ST_RXP ST_TXP ST_TXN ST_RXN ST_RXP ST_TXP ST_TXN ST_RXN ST_RXP ST_TXP ST_TXN ST_RXN ST_RXP N N N N N0 N N N ST_LRP ST_LRN HUSON-M SERIL T S R SPI ROM VG GE LN Part S_LK/SLK_0/GPIO S_M/SLO_0/GPIO S_#/GPIO S_WP/GPIO S_T0/STI_0/GPIO S_T/STO_0/GPIO S_T/GPIO S_T/GPIO0 GE_OL GE_RS GE_MK GE_MIO GE_RXLK GE_RX GE_RX GE_RX GE_RX0 GE_RXTL/RXV GE_RXERR GE_TXLK GE_TX GE_TX GE_TX GE_TX0 GE_TXTL/TXEN GE_PHY_P GE_PHY_RST# GE_PHY_INTR SPI_I/GPIO SPI_O/GPIO SPI_LK/GPIO SPI_S#/GPIO ROM_RST#/SPI_WP#/GPIO VG_RE VG_GREEN VG_LUE VG_HSYN/GPO VG_VSYN/GPO VG S/GPO0 VG SL/GPO VG RSET L N J H K M H J W0 H F E G F G E W V V V T V L0 L M M N0 M N K GE_OL GE_RS GE_MIO GE_RXERR GE_PHY_INTR FH_SPI_SI FH_SPI_SO FH_SPI_LK FH_SPI_S0# FH_SPI_WP_L FH_SPI_WP R 0_ INT_RT_RE INT_RT_GRE INT_RT_LU INT_T INT_LK R R R R R R *0K/J_ *0K/J_ *0K/J_ *0K/J_ 0K/J_ /F_ T V_S V_S FH_SPI_SI () FH_SPI_SO () FH_SPI_LK () FH_SPI_S0# () INT_RT_RE () INT_RT_GRE () INT_RT_LU () INT_RT_HSYN () INT_RT_VSYN () INT_T () INT_LK () FH_SPI_S0# FH_SPI_LK FH_SPI_SO FH_SPI_SI V_S R R R R WINON(M): KEEFP0N0 MX(M): KENFP0Z00 EON(M):KEEFN0Q00 Socket: FHS0FS0 /J_ /J_ /J_ 0K/J_ INT_RT_RE INT_RT_GRE INT_RT_LU FH_SPI_LK_R FH_SPI_SO_R FH_SPI_SI_R *P/0V_N FH_SPI_WP R place close to PH R R R U E# SK SI SO WP# UM@0/F_ UM@0/F_ V HOL# WQFVSSIG UM@0/F_ VSS V_S R 0K/J_ R *0/J_ 0.U/0V_X INT_T R0 INT_LK R LN_ISLE# R 0 SPI_HOL# () V UM@.K/J_ UM@.K/J_ V_S 0K/J_ () FH_PROHOT# R V R R R0 V_S R R Q *MMT0--F_00M FH_PROHOT# *0K/J_ *0K/J_ 0K/J_ 0K/J_ 0K/J_ *0K/J_ V OR_I OR_I OR_I OR_I OR_I OR_I R0 *0K/F_ R R0 R R R R0 V R *0K/F_ V (0) LN_ISLE# () O_PWR 0K/J_ 0K/J_ *0K/J_ *0K/J_ *0K/J_ 0K/J_ R 0K/F_ S_ST_LE# Integrated lock Mode: Leave unconnected. LN_ISLE# FH_PROHOT#_ OR_I OR_I OR_I OR_I OR_I OR_I TEMPIN F G H M J K N L K K K M ST_T#/GPIO ST_X ST_X FNOUT0/GPIO FNOUT/GPIO FNOUT/GPIO FNIN0/GPIO FNIN/GPIO FNIN/GPIO TEMPIN0/GPIO TEMPIN/GPIO TEMPIN/GPIO TEMPIN/TLERT#/GPIO HW MONITOR VG MINLINK UX_VG_H_P UX_VG_H_N UXL ML_VG_L0P ML_VG_L0N ML_VG_LP ML_VG_LN ML_VG_LP ML_VG_LN ML_VG_LP ML_VG_LN ML_VG_HP/GPIO 0/GPIO /GPIO /STI_/GPIO /STO_/GPIO /SLO_/GPIO /SLK_/GPIO0 /GE_STT/GPIO /GE_LE/GPIO N N N N N V V U T T T T R R0 P P N M L N P P M M G H0 G L 0 R R R R R R R R R 00/F_ 0K/J_ 0K/J_ 0K/J_ 0K/J_ 0K/J_ 0K/J_ 0K/J_ 0K/J_ PU_P_UXP () PU_P_UXN () FH_VN ML PU_P_TXP0 () PU_P_TXN0 () PU_P_TXP () PU_P_TXN () PU_P_TXP () PU_P_TXN () PU_P_TXP () PU_P_TXN () V R0 *0K/F_ FH_VG_HP RT Hot-plug () VG_HP_Q N00K_00M Q V R 0K/J_ N00K_00M Q V R 0K/J_ FH_VG_HP R 00K/J_ E--0 OR I SETTING oard I I I I Remark R 0K/J_ Hudson-M VG_HP_Q R *0/J_ FH_VG_HP SV SIV SIT SVT SOVP Model I 0 I " " GPIO 0 I UM IS (,,,0,,,,,,,,,,,0,,,,,,0,,,,,,,) V (0).V_V_ST (,,0,,0,,) V_S (,,,,,,,,,) V (0) FH_VN ML PROJET : LZ Quanta omputer Inc. I reserve ate: ocument Number FH /(ST/HWM/SPI) Monday, January 0, 0

10 VXL_.V VR_.V FH_VPL PIE FH_VPL ST FH_VN US_S FH_VR US_S FH_VN SSUS_S_R FH_VR SSUS_S FH_VN VG_P VIO S FH_VN ML VPL VPL ML VG_P ().V_UL (,) FH_V SSUS_S ().V ().V_SUS (,,,,,,,0,,,) FH_VN ML () V_S (,,,,0,,) V (,,,,,,,,,,,,,,0,,,,,,0,,,,,,,) V (,,,,,,) VPU (,,,,,,,,,,,) VPL_.V FH_VN R FH_VPL SSUS_S FH_VPL SUS_S V V.V_V_FH_R.V.V.V_KV.V_PIE_VR.V.V.V_V_ST VPU VIO_Z VN_.V_HWM VPL_.V.V_UL V_S.V_SUS FH_VN ML V_S V_V_US.V_UL.V_UL.V_UL FH_V SSUS_S VPL_.V.V_UL VIO_Z V FH_VN R V.V FH_VN ML FH_VPL ML FH_VN R V_S FH_VPL SSUS_S V_V_US FH_VPL SUS_S VN_.V_HWM V_S FH_VN V_S VPL_.V V.V_FH_R V V_S FH_VPL ML PROJET : LZ Quanta omputer Inc. ate: ocument Number FH /(POWER/GN) Monday, January 0, 0 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number FH /(POWER/GN) Monday, January 0, 0 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number FH /(POWER/GN) Monday, January 0, 0 0 m 0m m m KV_.V-- Internal clock Generator I/O power 0m 00m V-- S/ ORE power 0m PIE_VR--PIE I/O power V_ST--ST phy power m m S_.--.v standby power m S_.V--.V standby power m 0m PLE LL THE EOUPLING PS ON THIS SHEET LOSE TO S S POSSILE. VG_P is generated from FH 0 m 0m TRE WITH >=mil m TRE WITH >=mil m 0m VQ--.V I/O power 0m m m m m m m m Max m Max 0m m S plus mode EMI hecklist request one uf capacitor E--0.U/.V_.U/.V_ L PY00T-Y-N(0,) L PY00T-Y-N(0,) L LMPGSN(0,.)_ L LMPGSN(0,.)_ 0.U/0V_X 0.U/0V_X U/0V_X U/0V_X 0 0.U/0V_X 0 0.U/0V_X.U/.V_X.U/.V_X R *0 short R *0 short 0.U/0V_X 0.U/0V_X Q IS@O0 Q IS@O0 L *P00T-Y-N(0,) L *P00T-Y-N(0,) U/0V_X U/0V_X *U/0V_X *U/0V_X 0.U/0V_X 0.U/0V_X U/0V_X U/0V_X R *0 short R *0 short 0 0.U/0V_X 0 0.U/0V_X *0.U/0V_X *0.U/0V_X U/0V_X U/0V_X R0 0_ R0 0_ 0.U/0V_X 0.U/0V_X.U/.V_X.U/.V_X R *0 short R *0 short R 0_ R 0_ L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ U/0V_X U/0V_X Q *ISR@N00E Q *ISR@N00E.U/.V_X.U/.V_X 0U/.V_X 0U/.V_X U/0V_X U/0V_X 0.U/0V_X 0.U/0V_X R 00K/F_ R 00K/F_ U/0V_X U/0V_X 0.U/0V_X 0.U/0V_X U/0V_X U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X L PY00T-Y-N(0,) L PY00T-Y-N(0,) 0 U/0V_X 0 U/0V_X 0 U/0V_X 0 U/0V_X U/0V_X U/0V_X *.U/.V_X *.U/.V_X.U/.V_X.U/.V_X 0.U/0V_X 0.U/0V_X U/.V_X U/.V_X L PY00T-Y-N(0,) L PY00T-Y-N(0,) U/0V_X U/0V_X 0 U/0V_X 0 U/0V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ U/0V_X U/0V_X.U/.V_.U/.V_ U/0V_X U/0V_X U/0V_X U/0V_X U/0V_X U/0V_X R *0 short R *0 short U/0V_X U/0V_X L LMPGSN(0,.)_ L LMPGSN(0,.)_ 0 0.U/0V_X 0 0.U/0V_X.U/.V_.U/.V_ 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/0V_X 0.U/.V_X 0.U/.V_X 0U/.V_X 0U/.V_X 00 0.U/0V_X 00 0.U/0V_X Q IS@O0 Q IS@O0.U/.V_X.U/.V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_.U/.V_X.U/.V_X R M/J_ R M/J_.U/.V_X.U/.V_X US MIN LINK GE LN LKGEN I/O US SS SERIL T PI EXPRESS.V_S I/O ORE S0 PI/GPIO I/O POWER HUSON-M Part Hudson-M U US MIN LINK GE LN LKGEN I/O US SS SERIL T PI EXPRESS.V_S I/O ORE S0 PI/GPIO I/O POWER HUSON-M Part Hudson-M U VR SSUS_S_ M VR SSUS_S_ P VR SSUS_S_ N VR SSUS_S_ N VN SSUS_S_ P VN SSUS_S_ P VN SSUS_S_ N VN SSUS_S_ M VN SSUS_S_ P VR US_S_ T VR US_S_ T VN US_S_ U VN US_S_ U VN US_S_ M VN US_S_ N VN US_S_0 M VN US_S_ N0 VN US_S_ N VN US_S_ M0 VN US_S_ M VN US_S_ K VN US_S_ K VN US_S_ J VN US_S_ H VN US_S_ G VIO_GE_S_ 0 VIO_GE_S_ VR GE_S_ VR GE_S_ VIO GE_S 0 VN ML_ V VN ML_ V VN ML_ V VN ML_ Y VPL V LO_P M VPL ST G VPL PIE H VPL US_S VPL SSUS_S L VN T VPL ML U VPL V VPL SYS H VIO PIGP_0 VIO PIGP_ VIO PIGP_ VIO PIGP_ VIO PIGP_ VIO PIGP_ G VIO PIGP_ 0 VIO PIGP_ E VIO PIGP_ VIO PIGP_ VIO_Z_S VN HWM_S M VPL SYS_S J VR S_ M0 VR S_ N0 VXL S G VIO S_ W VIO S_ Y VIO S_ Y VIO S_ V VIO S_ V VIO S_ M VIO S_ L VIO S_ N VN ST_0 VN ST_ 0 VN ST_ VN ST_ 0 VN ST_ VN ST_ VN ST_ VN ST_ VN ST_ Y0 VN ST_ VN PIE_ G VN PIE_ F VN PIE_ VN PIE_ VN PIE_ VN PIE_ E VN PIE_ Y VN PIE_ VN LK_ P VN LK_ N VN LK_ N VN LK_ M VN LK_ L VN LK_ K VN LK_ J VN LK_ H VR Y VR V0 VR V VR V VR U VR U VR T0 VR T VR T U/0V_X U/0V_X L PY00T-Y-N(0,) L PY00T-Y-N(0,) 0 0.U/0V_X 0 0.U/0V_X R *.K/J_ R *.K/J_ R *0 short R *0 short U/0V_X U/0V_X 0.U/0V_X 0.U/0V_X Part GROUN HUSON-M Hudson-M U Part GROUN HUSON-M Hudson-M U VSSPL_SYS H VSSXL K VSSN_HWM N VSS_ T VSS_ T VSS_ T VSS_ R VSS_0 R VSS_ R VSS_ R VSS_ P VSS_ P VSS_ P VSS_ P0 VSS_ P VSS_ P VSS_ N VSS_0 N VSS_ N VSS_ N VSS_ N VSS_ M VSS_ M VSS_ M VSS_ M VSS_ L VSS_ L VSS_0 L VSS_ L VSS_ L VSS_ L VSS_ K VSS_ K VSS_ K VSS_ K VSS_ J VSS_ J VSS_0 J VSS_ J0 VSS_ J VSS_ J VSS_ H VSS_ H VSS_ H VSS_ G VSS_ G VSS_ G VSS_0 F VSS_ F VSS_ F VSS_ F VSS_ F VSS_ F VSS_ F VSS_ F VSS_ F VSS_ F VSS_0 E VSS_ E VSS_ E VSS_ E VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ EFUSE R VSSIO_ N VSSNQ_ K VSSN_ L VSSPL_ T VSS_ N VSS_ N VSS_ N VSS_ N VSS_ M VSS_ M VSS_ L VSS_ K VSS_0 K VSS_ J VSS_ J VSS_ J VSS_ H VSS_ H VSS_ H VSS_ H VSS_ H VSS_ H VSS_0 H VSS_0 H VSS_0 G VSS_0 G0 VSS_0 F VSS_0 F VSS_0 F VSS_0 F VSS_0 E VSS_0 E VSS_00 E VSS_ E VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ 0 VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ Y VSS_ Y VSS_ Y VSS_0 W VSS_ W VSS_ W VSS_ W VSS_ V VSS_ V VSS_ V VSS_ U VSS_ U0 VSS_ U VSS_0 U0 VSS_ U VSS_ U VSS_ U VSS_ T VSS_ T *U/0V_X *U/0V_X 0 0.U/0V_X 0 0.U/0V_X U/0V_X U/0V_X.U/.V_X.U/.V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ 0.U/0V_X 0.U/0V_X.U/.V_X.U/.V_X U/0V_X U/0V_X 0.U/0V_X 0.U/0V_X U/0V_X U/0V_X.U/.V_X.U/.V_X U/0V_X U/0V_X U/.V_X U/.V_X R *0 short R *0 short 0.U/0V_X 0.U/0V_X 0 U/0V_X 0 U/0V_X U/.V_X U/.V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ *0.U/0V_X *0.U/0V_X R 0_ R 0_.U/.V_X.U/.V_X 0 U/.V_X 0 U/.V_X 0 0.U/0V_X 0 0.U/0V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ R *0 short R *0 short *0.U/0V_X *0.U/0V_X 0.U/0V_X 0.U/0V_X U/0V_X U/0V_X.U/.V_.U/.V_ U/0V_X U/0V_X.U/.V_X.U/.V_X U/0V_X U/0V_X 0 0.U/0V_X 0 0.U/0V_X U/0V_X U/0V_X L LMPGSN(0,.)_ L LMPGSN(0,.)_ R *0/J_ R *0/J_ 00 0U/.V_X 00 0U/.V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_.U/.V_X.U/.V_X 0.U/0V_X 0.U/0V_X U/0V_X U/0V_X R *0/J_ R *0/J_ U/0V_X U/0V_X 0 *0.U/0V_X 0 *0.U/0V_X R *0 short R *0 short L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ 0 0U/.V_X 0 0U/.V_X L PY00T-Y-N(0,) L PY00T-Y-N(0,) 0 0.U/0V_X 0 0.U/0V_X 0 0.U/0V_X 0 0.U/0V_X R *0 short R *0 short 0.U/0V_X 0.U/0V_X L H0KF-T0(0,000M)_ L H0KF-T0(0,000M)_ U/.V_X U/.V_X 0.U/.V_X 0.U/.V_X 0 0U/.V_X 0 0U/.V_X

11 OVERLP OMMON PS WHERE POSSILE FOR UL-OP RESISTORS. STRPS PINS V V V V_S V_S V_S V_S (,,,,0,,,,,,,,,,0,,,,,,0,,,,,,,) (,,,0,0,,) V V_S R 0K/J_ R *0K/J_ R *0K/J_ R *0K/J_ R 0K/J_ R *0K/J_ R 0K/J_ () () PI_LK PI_LK PI_LK PI_LK FH PWRG KT V V () () () () () PI_LK LP_LK0 LP_LK E_PWM RT_LK PI_LK LP_LK0 LP_LK E_PWM RT_LK R *0K/J_ R 0K/J_ R 0K/J_ R 0K/J_ R *0K/J_ R.K/J_ R *.K/J_ () VR_PWRG () E_PWROK T 0 R 0K/J_ *.U/.V_X R *UPGGW R 0 *0.U/0V_X U *0/J_ FH_PWRG () 0_ REQUIRE STRPS PULL HIGH PI_LK LLOW PIE Gen EFULT PI_LK USE EUG STRP PI_LK LP_LK0 non_fusion LOK MOE E ENLE LP_LK LKGEN ENLE EFULT E_PWM LP ROM RT_LK S PLUS MOE ISLE EFULT PULL LOW FORE PIE Gen IGNORE EUG STRP EFULT FUSION LOK MOE EFULT E ISLE EFULT LKGEN ISLE SPI ROM EFULT S PLUS MOE ENLE EUG STRPS FH HS K INTERNL PU FOR PI_[:] () PI_ PI_ () PI_ PI_ () PI_ PI_ PI_ PI_ PI_ PI_ PI_ () () PI_ PI_ PI_ PI_ PULL HIGH USE PI PLL ISLE IL UTORUN USE F PLL USE EFULT PIE STRPS ISLE PI MEM OOT R *.K/J_ R0 *.K/J_ R *.K/J_ R0 *.K/J_ R0 *.K/J_ PULL LOW EFULT YPSS PI PLL EFULT ENLE IL UTORUN EFULT YPSS F PLL EFULT USE EEPROM PIE STRPS EFULT ENLE PI MEM OOT PROJET : LZ Quanta omputer Inc. ate: ocument Number FH /(Strap & PWRG) Monday, January 0, 0

12 M 0 M M M M M M 0 M M M M M M M M M SM_RUN_LK SM_RUN_T M QSP0 M QSP M QSP M QSP M QSP M QSP M QSP M QSP M QSN0 M QSN M QSN M QSN M QSN M QSN M QSN M QSN M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q IMM0_S0 IMM0_S M [:0] () M S#0 () M S# () M LKP0 () M LKN0 () M LKP () M LKN () M KE0 () M KE () M S# () M RS# () M WE# () M QSP[:0] () M QSN[:0] () M OT0 () M OT () M Q[0..] () SM_RUN_LK (,) SM_RUN_T (,) M RST# () M EVENT# () M M0 () M M () M M () M M () M M () M M () M M () M M () M S#0 () M S# () M S# () V (,,,,0,,,,,,,,,,0,,,,,,0,,,,,,,).V_SUS (,,,,0,,,0,,,) 0.V_R_VTT (,,0) R_VTTREF (0) 0.V_VREF_Q () 0.V_VREF_ ().V_SUS V 0.V_R_VTT V.V_SUS 0.V_R_VTT 0.V_VREF_Q 0.V_VREF_.V_SUS 0.V_VREF_ 0.V_VREF_ 0.V_VREF_Q 0.V_VREF_Q.V_SUS PROJET : LZ Quanta omputer Inc. ate: ocument Number RIII SO-IMM-0 Monday, January 0, 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number RIII SO-IMM-0 Monday, January 0, 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number RIII SO-IMM-0 Monday, January 0, 0. R_ST(R) Place these aps near So-imm0. R0 0K/J_ R0 0K/J_ 0.u/0V_X 0.u/0V_X 0U/.V_X 0U/.V_X 0 U/.V_X 0 U/.V_X 0U/.V_X 0U/.V_X 000P/0V_X 000P/0V_X.P/0V/OG_.P/0V/OG_ 0 U/0V_X 0 U/0V_X R K/F_ R K/F_ 0.U/0V_X 0.U/0V_X R0 K/F_ R0 K/F_ 0U/.V_X 0U/.V_X 0P/0V_X 0P/0V_X 0U/.V_X 0U/.V_X U/0V_X U/0V_X P00 R SRM SO-IMM (0P) JIM R-IMM_H=_ST_SKT P00 R SRM SO-IMM (0P) JIM R-IMM_H=_ST_SKT 0 0 0/P 0 /# S0# S# K0 0 K0# 0 K 0 K# 0 KE0 KE S# RS# 0 WE# S0 S 0 SL 0 S 00 OT0 OT 0 M0 M M M M M M 0 M QS0 QS QS QS QS QS QS QS QS#0 0 QS# QS# QS# QS# QS# QS# QS# Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 0 Q Q 0 Q Q Q Q Q Q Q Q0 Q 0 Q Q Q Q Q 0 Q Q 0 Q Q0 Q Q Q Q Q Q Q 0 Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 0 Q Q Q U/0V_X U/0V_X *0U/.V_X *0U/.V_X.U/.V_X.U/.V_X 0 U/.V_X 0 U/.V_X 0U/.V_X 0U/.V_X 0.u/0V_X 0.u/0V_X P00 R SRM SO-IMM (0P) JIM R-IMM_H=_ST_SKT P00 R SRM SO-IMM (0P) JIM R-IMM_H=_ST_SKT V V V V V V V V V V0 00 V 0 V 0 V V V V V V VSP N N NTEST EVENT# RESET# 0 VREF_Q VREF_ VSS VSS VSS VSS VSS VSS VSS VSS 0 VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS 0 VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS 0 VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 0 VSS VSS VTT 0 VTT 0 GN 0 GN 0 *0U/V_P_Eb *0U/V_P_Eb 000P/0V_X 000P/0V_X U/0V_X U/0V_X 0U/.V_X 0U/.V_X 0U/.V_X 0U/.V_X 0P/0V_X 0P/0V_X U/.V_X U/.V_X 0U/.V_X 0U/.V_X R *0/J_ R *0/J_ *0U/.V_X *0U/.V_X R K/F_ R K/F_ 0U/.V_X 0U/.V_X R 0K/J_ R 0K/J_ R K/F_ R K/F_ U/.V_X U/.V_X

13 M 0 M M M M M M 0 M M M M M M M M M M QSP0 M QSP M QSP M QSP M QSP M QSP M QSP M QSP M QSN0 M QSN M QSN M QSN M QSN M QSN M QSN M QSN M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q IMM_S0 IMM_S M [:0] () M S#0 () M S# () M S# () M S#0 () M S# () M LKP0 () M LKN0 () M LKP () M LKN () M KE0 () M KE () M S# () M RS# () M WE# () M QSP[:0] () M QSN[:0] () M OT0 () M OT () M Q[0..] () M RST# () M EVENT# () SM_RUN_LK (,) SM_RUN_T (,) M M0 () M M () M M () M M () M M () M M () M M () M M () V (,,,,0,,,,,,,,,,0,,,,,,0,,,,,,,).V_SUS (,,,,0,,,0,,,) 0.V_R_VTT (,,0) 0.V_VREF_Q () 0.V_VREF_ ().V_SUS V 0.V_R_VTT 0.V_VREF_ V.V_SUS 0.V_R_VTT 0.V_VREF_Q V 0.V_VREF_ 0.V_VREF_Q PROJET : LZ Quanta omputer Inc. ate: ocument Number RIII SO-IMM- Monday, January 0, 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number RIII SO-IMM- Monday, January 0, 0 PROJET : LZ Quanta omputer Inc. ate: ocument Number RIII SO-IMM- Monday, January 0, 0 Place these aps near So-imm.. R_ST(R) 0U/.V_X 0U/.V_X 0.u/0V_X 0.u/0V_X.U/.V_X.U/.V_X *0U/.V_X *0U/.V_X 0 U/0V_X 0 U/0V_X 0 0U/.V_X 0 0U/.V_X 0.U/0V_X 0.U/0V_X 000P/0V_X 000P/0V_X P00 R SRM SO-IMM (0P) JIM R-IMM0_H=_ST_SKT P00 R SRM SO-IMM (0P) JIM R-IMM0_H=_ST_SKT V V V V V V V V V V0 00 V 0 V 0 V V V V V V VSP N N NTEST EVENT# RESET# 0 VREF_Q VREF_ VSS VSS VSS VSS VSS VSS VSS VSS 0 VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS 0 VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS 0 VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 0 VSS VSS VTT 0 VTT 0 GN 0 GN 0 0U/.V_X 0U/.V_X 0U/.V_X 0U/.V_X U/.V_X U/.V_X U/.V_X U/.V_X R0 0K/J_ R0 0K/J_ 0U/.V_X 0U/.V_X 0U/.V_X 0U/.V_X U/0V_X U/0V_X *0U/.V_X *0U/.V_X U/0V_X U/0V_X U/.V_X U/.V_X 0.u/0V_X 0.u/0V_X 0U/.V_X 0U/.V_X.P/0V/OG_.P/0V/OG_ U/.V_X U/.V_X 000P/0V_X 000P/0V_X 0U/.V_X 0U/.V_X 0U/.V_X 0U/.V_X P00 R SRM SO-IMM (0P) JIM R-IMM0_H=_ST_SKT P00 R SRM SO-IMM (0P) JIM R-IMM0_H=_ST_SKT 0 0 0/P 0 /# S0# S# K0 0 K0# 0 K 0 K# 0 KE0 KE S# RS# 0 WE# S0 S 0 SL 0 S 00 OT0 OT 0 M0 M M M M M M 0 M QS0 QS QS QS QS QS QS QS QS#0 0 QS# QS# QS# QS# QS# QS# QS# Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 0 Q Q 0 Q Q Q Q Q Q Q Q0 Q 0 Q Q Q Q Q 0 Q Q 0 Q Q0 Q Q Q Q Q Q Q 0 Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 0 Q Q Q R 0K/J_ R 0K/J_ 0 U/0V_X 0 U/0V_X

14 U0 (,,,) (,,,,,) V_GPU V_GPU () () PEG_TXP0 PEG_TXN0 Y PIE_RX0P PIE_RX0N PIE_TX0P PIE_TX0N Y Y PEG_RXP0_ PEG_RXN0_ IS@0.U/0V_X IS@0.U/0V_X PEG_RXP0 () PEG_RXN0 () () () PEG_TXP PEG_TXN Y W PIE_RXP PIE_RXN PIE_TXP PIE_TXN W W PEG_RXP_ PEG_RXN_ 0 0 IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () () () PEG_TXP PEG_TXN W V PIE_RXP PIE_RXN PIE_TXP PIE_TXN U U PEG_RXP_ PEG_RXN_ IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () () () PEG_TXP PEG_TXN V U PIE_RXP PIE_RXN PIE_TXP PIE_TXN U0 U PEG_RXP_ PEG_RXN_ 0 00 IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () () () () () () () () () () () () () () () () () () () PEG_TXP PEG_TXN PEG_TXP PEG_TXN PEG_TXP PEG_TXN PEG_TXP PEG_TXN PEG_TXP PEG_TXN PEG_TXP PEG_TXN PEG_TXP0 PEG_TXN0 PEG_TXP PEG_TXN PEG_TXP PEG_TXN U T T R R P P N N M M L L K K J J H PIE_RXP PIE_RXN PIE_RXP PIE_RXN PIE_RXP PIE_RXN PIE_RXP PIE_RXN PIE_RXP PIE_RXN PIE_RXP PIE_RXN PIE_RX0P PIE_RX0N PIE_RXP PIE_RXN PIE_RXP PIE_RXN PIE_TXP PIE_TXN PI EXPRESS INTERFE PIE_TXP PIE_TXN PIE_TXP PIE_TXN PIE_TXP PIE_TXN PIE_TXP PIE_TXN PIE_TXP PIE_TXN PIE_TX0P PIE_TX0N PIE_TXP PIE_TXN PIE_TXP PIE_TXN T T T0 T P P P0 P N N N0 N L L L0 L K K PEG_RXP_ 00 PEG_RXN_ 00 PEG_RXP_ 00 PEG_RXN_ 000 PEG_RXP_ 0 PEG_RXN_ 0 PEG_RXP_ 0 PEG_RXN_ 0 PEG_RXP_ 00 PEG_RXN_ 0 PEG_RXP_ 0 PEG_RXN_ 0 PEG_RXP0_ 0 PEG_RXN0_ 00 PEG_RXP_ PEG_RXN_ 00 0 PEG_RXP_ 0 PEG_RXN_ 0 IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () PEG_RXP0 () PEG_RXN0 () PEG_RXP () PEG_RXN () PEG_RXP () PEG_RXN () () () PEG_TXP PEG_TXN H G PIE_RXP PIE_RXN PIE_TXP PIE_TXN J J PEG_RXP_ 0 PEG_RXN_ 00 IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () () () PEG_TXP PEG_TXN G F PIE_RXP PIE_RXN PIE_TXP PIE_TXN K0 K PEG_RXP_ 0 PEG_RXN_ 0 IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () () () PEG_TXP PEG_TXN F E PIE_RXP PIE_RXN PIE_TXP PIE_TXN H H PEG_RXP_ 0 PEG_RXN_ 0 IS@0.U/0V_X IS@0.U/0V_X PEG_RXP () PEG_RXN () () LK_PIE_VGP () LK_PIE_VGN For M only Madison and Park the PWRGOO ball is for test purposes and must be conneccted to ground R IS@0K/F_ J K H LOK PIE_REFLKP PIE_REFLKN N# N# PWRGOO LIRTION PIE_LRP PIE_LRN Y0 Y PIE_LRP PIE_LRN R R IS@.K/F_ IS@K/F_ V_GPU GPU_RST# 0 PERST IS@Seymour/Thames_M V_GPU R IS@0K_ (,) PU_PIE_RST# *IS@SS () dgpu_rst# 0 IS@SS GPU_RST# PROJET : LZ Quanta omputer Inc. ate: ocument Number Seymour/Thames-M PIE I/F Monday, January 0, 0

15 U0 TXP_PP TXM_PN U V (,,,) (,,,) (,0,,,,,,,,,,,) (,,,,,) V_GPU.V_GPU VPU V_GPU MUTI GFX P TX0P_PP TX0M_PN TXP_PP TXM_PN T R U V U0G.V_GPU L V_GPU (.V@m PLL_PV) (.V@m PLL_PV) 0 ohm/00m IS@LMSN_00M PLL_PV IS@0U/.V_X IS@U/.V_X R IS@K/F_ 0 R *IS@0K/F_ IS@0.U/0V_X V_GPU R IS@K/F_ () () () () () () () () () RM_STRP0 RM_STRP RM_STRP RM_STRP () () SL S () GPU_GPIO0 () GPU_GPIO () GPU_GPIO GPIO_SMT GPIO_SMLK () GPU_LON () SOUT_GPIO () SIN_GPIO () GPIO0_ROMSK () RM_FG0 () RM_FG () RM_FG GFX_ORE_NTRL0 () LT#_GPIO GFX_ORE_NTRL () SS#_GPIO FH_PIE_PEG_LKREQ# *IS@00K/F_ N on Robson apilano support N on Robson apilano support SL must be tied high if not used T V_GPU R R *IS@.K/F_ T T R *IS@.K/F_ R LK_VG_M_SS_R *IS@0K/F_ LT#_GPIO T0 IS@0K/F_ R T FH_PIE_PEG_LKREQ# T GPU_JTG_TRST T GPU_JTG_TI T0 GPU_JTG_TK T GPU_JTG_TMS T GPU_JTG_TO T T T T T EXT_HMI_HP R U P W R R U U W P W U R W U T V N V T R0 W0 U0 P0 V T R W U P K J H0 H N H J H J K J H J K L M M M K G0 N M L J K N M N K L M J K J0 K0 J H H K VPNTL_MVP_0 VPNTL_MVP_ VPNTL_0 VPNTL_ VPNTL_ VPLK VPT_0 VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_0 VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_ VPT_0 VPT_ VPT_ VPT_ I SL S GENERL PURPOSE I/O GPIO_0 GPIO_ GPIO_ GPIO SMT GPIO SMLK GPIO TT GPIO_ GPIO LON GPIO ROMSO GPIO ROMSI GPIO_0_ROMSK GPIO_ GPIO_ GPIO_ GPIO HP GPIO PWRNTL_0 GPIO SSIN GPIO THERML_INT GPIO HP GPIO TF GPIO_0_PWRNTL_ GPIO EN GPIO ROMS GPIO LKREQ JTG_TRST JTG_TI JTG_TK JTG_TMS JTG_TO GENERI GENERI GENERI GENERI GENERIE_HP GENERIF GENERIG HP P P P TXP_P0P TXM_P0N TXP_PP TXM_PN TXP_PP TXM_PN TXP_PP TXM_PN TXP_P0P TXM_P0N TXP_PP TXM_PN TX0P_PP TX0M_PN TXP_PP TXM_PN TXP_P0P TXM_P0N TXP_PP TXM_PN TXP_PP TXM_PN TXP_PP TXM_PN TXP_P0P TXM_P0N R R G G HSYN VSYN RSET V VSSQ VI VSSI R R G G Y OMP HSYN VSYN VI VSSI T R R0 T V U0 R T T U U V T R U V T R U0 T T R0 U V T R E F E E 0 0 F0 F F G G R0 V VI Park hannel -->No support M hannel &-->No support T T IS@/F_ HSYN () VSYN () V VI (.V@0m V) (.V@0m V) IS@0.U/0V_X IS@U/.V_X (.V@m VI) (.V@m VI) *IS@0.U/0V_X LVS ONTROL LVTMP IS@Seymour/Thames_M 0 *IS@U/.V_X VRY_L IGON TXLK_UP_PFP TXLK_UN_PFN TXOUT_U0P_PFP TXOUT_U0N_PFN TXOUT_UP_PFP TXOUT_UN_PFN TXOUT_UP_PF0P TXOUT_UN_PF0N TXOUT_UP TXOUT_UN TXLK_LP_PEP TXLK_LN_PEN TXOUT_L0P_PEP TXOUT_L0N_PEN TXOUT_LP_PEP TXOUT_LN_PEN TXOUT_LP_PE0P TXOUT_LN_PE0N TXOUT_LP TXOUT_LN K J K L J K H J G H F G P R W U R U P R N P T0 T0 0 ohm/00m L IS@LMSN_00M IS@0U/.V_X T0 T0 T0 T0 T0 T0 0 ohm/00m L *IS@LMSN_00M *IS@0U/.V_X.V_GPU V_GPU (V@m PLL_V) (V@m PLL_V) 0 ohm/00m L IS@LMSN_00M IS@0U/.V_X IS@U/.V_X PLL_V IS@0.U/0V_X.V_GPU Place close to hip R IS@/F_ VREFG H VREFG V VQ VSSQ RSET G V VQ F T T0.V_GPU (.V@m TS_V) (.V@m TS_V) 0 ohm/00m L0 IS@LMSN_00M TS_V IS@0U/.V_X IS@U/.V_X IS@0.U/0V_X IS@P/0V_ R IS@/F_ IS@0.U/0V_X PLL_PV PLL_V VG_XTLIN VG_XTLOUT R IS@M/F_ IS@MHZ_0 (,) VG_THERMP Y (,) VG_THERMN IS@P/0V_ T TS_V M N N V U F G K J J PLL/LOK PLL_PV PLL_PVSS PLL_V XTLIN XTLOUT PLUS THERML MINUS TS_FO TSV TSVSS /UX LK T UXP UXN LK T UXP UXN LK_UXP T_UXN LK_UXP T_UXN LK_UXP T_UXN LK T M N M L M L N0 M0 L0 M0 L M N M J0 J T T T T T T T T0 IS@Seymour/Thames_M N_LK_UXP N_T_UXN K0 K T T ate: PROJET : LZ Quanta omputer Inc. ocument Number Seymour/Thames-M HOST I/F Monday, January 0, 0

16 Thames XT use Memory Group (,,,,,) (,0,,,) V_GPU.V_GPU (0) VM_Q[..0] VM_Q[..0] () VM_Q[..0] VM_Q[..0] VM_M[..0] (0) VM_M[..0] VM_RQS[..0] (0) VM_RQS[..0] VM_WQS[..0] (0) VM_WQS[..0] VM_M[..0] (0) VM_M[..0] VM_0 (0) VM_0 VM_ (0) VM_ VM_ (0) VM_.V_GPU R Ra IS@0./F_ Place close to hip Rb R00 00 IS@00/F_ IS@0.U/0V_X.V_GPU.V_GPU R R0 R R R R VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q MVREF MVREFS IS@0/F_ IS@0/F_ IS@0/F_ IS@0/F_ IS@0/F_ IS@0/F_ E G F E F0 0 0 F E F F E F 0 F0 E F F E F F F0 0 0 G H J H G0 G K K0 G E E L L0 L N G M M H L U0 R GR/GR R Q0_0/Q_0 Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_0/Q_0 Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_0/Q_0 Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_0/Q_0 Q0_/Q_ Q_0/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_0 Q_/Q_ Q_0/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_0 Q_/Q_ Q_0/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_0 Q_/Q_ Q_0/Q_ Q_/Q_ MVREF MVREFS MEM_LRN0 MEM_LRN MEM_LRN MEM_LRP MEM_LRP0 MEM_LRP RSV MEMORY INTERFE R GR/GR R M0_0/M_0 M0_/M_ M0_/M_ M0_/M_ M0_/M_ M0_/M_ M0_/M_ M0_/M_ M_0/M_ M_/M_ M_/M_0 M_/M_ M_/M_ M_/M M_/M 0 M_/M WK0_0/QM_0 WK0_0/QM_ WK0_/QM_ WK0_/QM_ WK_0/QM_ WK_0/QM_ WK_/QM_ WK_/QM_ GR/R/GR E0_0/QS_0/RQS_0 E0_/QS_/RQS_ E0_/QS_/RQS_ E0_/QS_/RQS_ E_0/QS_/RQS_ E_/QS_/RQS_ E_/QS_/RQS_ E_/QS_/RQS_ I0_0/QS_0/WQS_0 I0_/QS_/WQS_ I0_/QS_/WQS_ I0_/QS_/WQS_ I_0/QS_/WQS_ I_/QS_/WQS_ I_/QS_/WQS_ I_/QS_/WQS_ I0/OT0 I/OT GR LK0 LK0 LK LK RS0 RS S0 S S0_0 S0_ S_0 S_ KE0 KE WE0 WE M0_ M_ G J H J H J H G H H0 L G J H J H E E0 E0 E E J0 E0 E 0 J F J G H G J H K K K0 K K K M K K J0 K L H J VM_M0 VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_M0 VM_M VM_M VM_ VM_0 VM_ VM_M0 VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_RQS0 VM_RQS VM_RQS VM_RQS VM_RQS VM_RQS VM_RQS VM_RQS VM_WQS0 VM_WQS VM_WQS VM_WQS VM_WQS VM_WQS VM_WQS VM_WQS VM_LK0 VM_LK0# VM_LK VM_LK# VM_RS0# VM_RS# VM_S0# VM_S# VM_S0# VM_S# VM_KE0 VM_KE VM_WE0# VM_WE# VM_M QS[..0] QS#[..0] VM_OT0 (0) VM_OT (0) VM_LK0 (0) VM_LK0# (0) VM_LK (0) VM_LK# (0) VM_RS0# (0) VM_RS# (0) VM_S0# (0) VM_S# (0) VM_S0# (0) VM_S# (0) VM_KE0 (0) VM_KE (0) VM_WE0# (0) VM_WE# (0) only for apilano x support [M x x ] = 0Mits () () Ra Rb () () VM_M[..0] VM_RQS[..0] VM_WQS[..0] () () ().V_GPU.V_GPU VM_M[..0] VM_0 VM_ VM_ R IS@0./F_ R IS@00/F_ VM_M[..0] VM_RQS[..0] VM_WQS[..0] VM_M[..0] VM_0 VM_ VM_ Place close to hip IS@0.U/0V_X VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q VM_Q0 VM_Q VM_Q VM_Q MVREF MVREFS GPU_TESTEN LKTEST LKTEST E E F F F G H H J K K L M M M M N P P R T T U V V V Y Y Y Y F F F G H H J K F F G G K L M M K L M M N P P P Y K0 L0 U0 R GR/GR R Q0_0/Q_0 Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_0/Q_0 Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_0/Q_0 Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_/Q_ Q0_0/Q_0 Q0_/Q_ Q_0/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_0 Q_/Q_ Q_0/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_0 Q_/Q_ Q_0/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_ Q_/Q_0 Q_/Q_ Q_0/Q_ Q_/Q_ MVREF MVREFS TESTEN LKTEST LKTEST MEMORY INTERFE R GR/GR R M0_0/M_0 M0_/M_ M0_/M_ M0_/M_ M0_/M_ M0_/M_ M0_/M_ M0_/M_ M_0/M_ M_/M_ M_/M_0 M_/M_ M_/M_ M_/ M_/0 M_/ WK0_0/QM_0 WK0_0/QM_ WK0_/QM_ WK0_/QM_ WK_0/QM_ WK_0/QM_ WK_/QM_ WK_/QM_ GR/R/GR E0_0/QS_0/RQS_0 E0_/QS_/RQS_ E0_/QS_/RQS_ E0_/QS_/RQS_ E_0/QS_/RQS_ E_/QS_/RQS_ E_/QS_/RQS_ E_/QS_/RQS_ I0_0/QS_0/WQS_0 I0_/QS_/WQS_ I0_/QS_/WQS_ I0_/QS_/WQS_ I_0/QS_/WQS_ I_/QS_/WQS_ I_/QS_/WQS_ I_/QS_/WQS_ I0/OT0 I/OT LK0 LK0 LK LK RS0 RS S0 S S0_0 S0_ S_0 S_ KE0 KE WE0 WE GR M0_ M_ RM_RST P T P N N N U U Y W Y H H T T E F K K F K P V H J M G K P W H J M T W L L T0 Y0 W0 0 P0 L0 0 0 U0 N0 T W H VM_M0 VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_M0 VM_M VM_M VM_ VM_0 VM_ VM_M0 VM_M VM_M VM_M VM_M VM_M VM_M VM_M VM_RQS0 VM_RQS VM_RQS VM_RQS VM_RQS VM_RQS VM_RQS VM_RQS VM_WQS0 VM_WQS VM_WQS VM_WQS VM_WQS VM_WQS VM_WQS VM_WQS VM_LK0 VM_LK0# VM_LK VM_LK# VM_RS0# VM_RS# VM_S0# VM_S# VM_S0# VM_S# VM_KE0 VM_KE VM_WE0# VM_WE# VM_M R QS[..0] QS#[..0] VM_OT0 () VM_OT () VM_LK0 () VM_LK0# () VM_LK () VM_LK# () VM_RS0# () VM_RS# () VM_S0# () VM_S# () VM_S0# () VM_S# () VM_KE0 () VM_KE () VM_WE0# () VM_WE# () for apilano x support [M x x ] = 0Mits IS@0 R IS@ MEM_RST# (0,) Ra Rb R0 IS@0./F_ R0 IS@00/F_ IS@0.U/0V_X IS@Seymour/Thames_M all Name Seymour M Thames M MVREF N V Ra Rb R IS@0./F_ R IS@00/F_ IS@0.U/0V_X *IS@0.U/0V_X R0 *IS@./F_ IS@Seymour/Thames_M *IS@0.U/0V_X LKTEST/LKTEST R ifferemtial only *IS@./F_ Single 0 ohm iff 00 ohm R IS@.K/F IS@0P R/GR Memory Stuff Option Robson/apilano R MVQ.V Ra 0.R Rb 00R MVREFS MVREF MVREFS MEM_LRN0 MEM_LRN MEM_LRN MEM_LRP0 N V V N V N N V V V V V V V V_GPU R00 *IS@0K/J_ GPU_TESTEN R IS@0K/J_ TESTEN 0 e-pop for normal operation escription Internal ebug use only JTG signals enable MEM_LRP MEM_LRP V N V V PROJET : LZ Quanta omputer Inc. ate: ocument Number Seymour/Thames-M MEM I/F Monday, January 0, 0

Quanta R7X - Schematics.

Quanta R7X - Schematics. +V/+V S +.V PG. PG. PU ore RL harge PG. +.VS/+.V PG.~ PG. PG. is-harge PG. +VGORE PG. +. VG PG. +.V/+./ + VG PG. / K LNE K ITE TP PG. SOIMM Max. G RTS RX M SYSTEM IGRM PG. SOIMM Max. G PG. PI-E x H O LNE

More information

r53_thames xt_si2_dis

r53_thames xt_si2_dis ard reader RTS-GRT / LN US. PG. PG. PG. PORT ITH PG. R M omal UM/Muxless SYSTEM IGRM PG. K PORT, US. combo Ports X PG. LN RTLE / SOIMM Max. G SOIMM Max. G PG. LN US. PI-E x LN WLN T OMO ccelerometer ITE

More information

je50-sb_0401(is88731)

je50-sb_0401(is88731) iscrete/um /Muxless chematics ocument M LINO PU F M GPU Manhattan(Park/Madison M) and Vancouver(eymour/Whistler M) Wistron orporation F,, ec., Hsin Tai Wu Rd., Hsichih, Taipei Hsien, Taiwan, R.O.. over

More information

Quanta LX6, LX7 - Schematics.

Quanta LX6, LX7 - Schematics. P STK UP L is. LYER : TOP LYER : SGN LYER : IN(High) LYER : IN(Low) LYER : SV LYER : OT R III SMR_VTERM and GPU.V/.V(RTG) PGE TTERY SELETOR PGE SYSTEM HRGER(P) PGE R-SOIMM LX/ (Liverpool) LOK IGRM PGE

More information

Microsoft Word - L20AV6-A0维修手册.DOC

Microsoft Word - L20AV6-A0维修手册.DOC L0V-0 电路原理图 V V ROMOEn ROMWEn RESETn [..] R 00K UWPn 0 R 00K 0 U E OE WE RP WP YTE 0 0 Flash_M ROM VPP V 0 0 0 FEn 0 0 U V [0..] XP JMP V R 00K V SL S U SL S N0 N N V WP V NVRM IEn V R.K ROM EMULTOR PITH

More information

tiny6410sdk

tiny6410sdk oreoard S RST V_V [] V [] V [] V [] V [] V [] V [] V [] V [] V [] VEN [] VSYN [] VLK [] VUS [] OTGI [] OTGM [] OTGP [,] IN [,] IN [] IN0 [] WIFI_IO [] S_LK [] S_n [] S_T0 [] S_T [] OUT0 [] XEINT0 [] XEINT

More information

SPHE8202R Design Guide Important Notice SUNPLUS TECHNOLOGY CO. reserves the right to change this documentation without prior notice. Information provi

SPHE8202R Design Guide Important Notice SUNPLUS TECHNOLOGY CO. reserves the right to change this documentation without prior notice. Information provi SPHE8202R Design Guide V2.0 JUN, 2007 19, Innovation First Road Science Park Hsin-Chu Taiwan 300 R.O.C. Tel: 886-3-578-6005 Fax: 886-3-578-4418 Web: www.sunplus.com SPHE8202R Design Guide Important Notice

More information

lx89-dis-0928

lx89-dis-0928 P STK UP LYER : TOP LYER :GN LYER : IN LYER : IN LYER : V LYER : OT R-SOIMM LX SYSTEM IGRM PGE, R-SOIMM PGE, R channel R channel M hamplain mm X mm SG Processor P (PG)W/W PGE,, HT PU THERML SENSOR PGE

More information

P3B-F Pentium III/II/Celeron TM

P3B-F Pentium III/II/Celeron TM P3B-F Pentium III/II/Celeron TM 1999 2 3 4 5 6 7 8 9 10 11 12 1 2 3 4 5 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 13 R PS2 KBMS USB COM1 COM2 JTPWR ATXPWR PWR_FAN CPU_FAN Row 0 1 2 3 4 5 6 7 DSW JP20

More information

stm32_mini_v2

stm32_mini_v2 US Mirco S SIO US Power:V Power:.V STMF0VET GPIO TFT SPI URT RJ ENJ0SS SPI Flash lock iagram Size ocument Number Rev STM-Lite-V.0 Ver.0 ate: Friday, June 0, 0 Sheet of 0.0uF R M V - + S J MP-0 V_PWR R

More information

kl5a_qv_n12m-gs_ _0900

kl5a_qv_n12m-gs_ _0900 KL Intel Huron River Platform with iscrete GFX 0 FN / THERML EM0- RIII-SOIMM PG RIII-SOIMM PG Speaker PG Mic in (External MI) PG Head-Phone out ual hannel R 00/0/.V ST - H ST - -ROM US est Port 0 PG UIO

More information

WiFi 模组 (SIO ) U L-W0MS.V 0uF/0V R 0 0uF/0V WiFi_V 0.uF S0_LK R S0_ S0_ S0_M S0_0 S0_ T T M LK T0 T WKEUP_OUT WKEUP_IN NT 0 PN POWER Thermal P WKEUP_O

WiFi 模组 (SIO ) U L-W0MS.V 0uF/0V R 0 0uF/0V WiFi_V 0.uF S0_LK R S0_ S0_ S0_M S0_0 S0_ T T M LK T0 T WKEUP_OUT WKEUP_IN NT 0 PN POWER Thermal P WKEUP_O VIO URT0_IN URT0_OUT R0.K R.K 0.uF 0.uF IS_ IS_ IS_ IS_ IS_HS IS_VS IS_PLK IS_SL IS_S SPI0_LK SPI0_TX SPI0_S0 SPI0_RX VIO VK U IS_ IS_ IS_ IS_ IS_HSY IS_VSY IS_PLK IS_SL IS_S 0 SSI0_LK SSI0_TX SSI0_S0

More information

LLW2273C(158)-7寸_V4

LLW2273C(158)-7寸_V4 MU REVISION REOR LTR EO NO: PPROVE: TE: L_HSYN L_ L_ L_ L_ Q Q Q Q Q Q0 Q Q QS QM KN K R_KE R_0 R_ R_ R_ R_ R_ R_ R_ R_ R_ R_REF R_WE Voltage & Max urrent & Min Linewidth Netlist V urrent > 00m > 00m Linewidth

More information

QT8-PV-DIS

QT8-PV-DIS P STK UP LYER : TOP LYER : IN LYER : IN LYER : V LYER : IN LYER : OT able ocking PGE VG RJ- IR/Pwr btn SPIF Out Stereo MI Headphone Jack US Port VOL ntr SYSTEM HRGER(ISL) PGE SYSTEM POWER ISLIRZ-T PGE

More information

untitled

untitled URT(ISP) LEs s UZZER, PWM_ URT(FULL) L(*) N US JTG N US US evice LPX RESET EEPROM 0M NET(S00) K SRM USER TEST RE M * M M NorFlash 0Pin User Extend Port M NandFlash F R(Ture IE Mode) POWER YL_LPX_SH_LOK

More information

HK1 r2A

HK1 r2A Page Title of schematic page Rev. ate 0 0 0 0 0 0 0 0 0 0 0 0 Page List lock iagram hange List SN /(HOST&PIE) SN /(R I/F) SN /(POWER) SN /(/Strap) PH /(MI/FI/VIEO) PH /(ST/RT/H/LP) PH /(PIE/US/LK/NV) PH

More information

9g10

9g10 ortez Lite R- oard esign TENT HEMTI Name. ontents, Revision History. Top Level. Inputs. IP Inputs. FLI. HMI. Frame tore. udio HEET. Power REVII HITORY ate -- uthor INGGUOMIN Ver omments raft Release. P#

More information

邏輯分析儀的概念與原理-展示版

邏輯分析儀的概念與原理-展示版 PC Base Standalone LA-100 Q&A - - - - - - - SCOPE - - LA - - ( Embedded ) ( Skew ) - Data In External CLK Internal CLK Display Buffer ASIC CPU Memory Trigger Level - - Clock BUS Timing State - ( Timing

More information

Protel Schematic

Protel Schematic J SP0-. 0 To SP oard J SP-. 0 To SP oard. TRX PWR_SW PN0YR N N N N N TTL_TX TTL_RX 0 PWR_RP 0 0 0 0 R 00R R0 00R R 00R R 00R L 0uH L 0uH L 0uH L 0uH L 0uH L 0uH J PJ-ST- M&PTT J PJ-ST- uto Key J SP0-.

More information

VGA-LCD

VGA-LCD PL GRPHIS OR Revision 0. 0..00 Index Group Main Page PL SRM VG S-VIEO L Revision 0. System rchitecture Top lock Main Main 0.0.00 PU 外部 MU 控制 PL SRM VG TFT. L Memory 显存 URT 串口 0..00 开始布线 PL 控制核心 GRPH VG

More information

zy5_0512a_reve

zy5_0512a_reve PU ORE ISL PGE ZY SYSTEM LOK IGRM N ORE.V PGE N RUN.V PGE R II SMR_VTERM.VSUS(TPSREGR) PGE SYSTEM POWER ISL PGE INT or EV selector Resistor RII-SOIMM PGE RII-SOIMM PGE RII /00 MHz RII /00 MHz Lion Sabie

More information

Cube20S small, speedy, safe Eextremely modular Up to 64 modules per bus node Quick reaction time: up to 20 µs Cube20S A new Member of the Cube Family

Cube20S small, speedy, safe Eextremely modular Up to 64 modules per bus node Quick reaction time: up to 20 µs Cube20S A new Member of the Cube Family small, speedy, safe Eextremely modular Up to 64 modules per bus de Quick reaction time: up to 20 µs A new Member of the Cube Family Murrelektronik s modular I/O system expands the field-tested Cube family

More information

te4_0120_uma_v3_ramp_bom

te4_0120_uma_v3_ramp_bom P STK UP LYER : TOP LYER : LYER : IN TE lock iagram LYER : V LYER : IN LYER : IN LYER : LYER : OT ST - H P RIII-SOIMM RIII-SOIMM P, Re-river P ual hannel R III 00/0/ MHZ R SYSTEM MEMORY rrandale (UMVG)

More information

untitled

untitled EDM12864-GR 1 24 1. ----------------------------------------------------3 2. ----------------------------------------------------3 3. ----------------------------------------------------3 4. -------------------------------------------------------6

More information

Microsoft Word - LD5515_5V1.5A-DB-01 Demo Board Manual

Microsoft Word - LD5515_5V1.5A-DB-01 Demo Board Manual Subject LD5515 Demo Board Model Name (5V/1.5A) Key Features Built-In Pump Express TM Operation Flyback topology with PSR Control Constant Voltage Constant Current High Efficiency with QR Operation (Meet

More information

8tag32

8tag32 ortez ite R- oard esign www.ma.com TENTS REVISI ISTORY SEMTI Name SEET ate uthor Ver omments. ontents, Revision istory -- INGGUOMIN raft Release. P# -. Top evel. Inputs. IP Inputs. FI. MI. Frame Store.

More information

te2_intel_uma_ramp_boi_ok

te2_intel_uma_ramp_boi_ok P STK UP LYER : TOP LYER : TE lock iagram LYER : IN LYER : IN LYER : V LYER : OT INT_LVS US-0 L/ on. P ST - H P RIII-SOIMM RIII-SOIMM P, Re-river P ual hannel R III 00/0/ MHZ R SYSTEM MEMORY rrandale (UMVG)

More information

BC04 Module_antenna__ doc

BC04 Module_antenna__ doc http://www.infobluetooth.com TEL:+86-23-68798999 Fax: +86-23-68889515 Page 1 of 10 http://www.infobluetooth.com TEL:+86-23-68798999 Fax: +86-23-68889515 Page 2 of 10 http://www.infobluetooth.com TEL:+86-23-68798999

More information

untitled

untitled (100V 120V 220V 230V) i ii ! (Return Lead) iii iv 1....... 1 1-1.... 1 1-2.... 2 2..... 4 3..... 3-1.... 3-2.... 3-3....... 4..... 9 5......... 5-1.LCD..... 5-2.... 5-3.... 5-4.... 6..... 6-1.... 6-2....

More information

v3s_cdr_std_v1_1_

v3s_cdr_std_v1_1_ REVISION HISTORY Schematics Index: Revision escription ate rawn hecked P0: REVISION HISTORY P0: LOK P0: POWER TREE P0: GPIO SSIGNMENT P0: PU P06: POWER P07: MER-MIPI P08: RG L.7 P09: NOR NNFlash/TF ard

More information

Pin Configurations Figure2. Pin Configuration of FS2012 (Top View) Table 1 Pin Description Pin Number Pin Name Description 1 GND 2 FB 3 SW Ground Pin.

Pin Configurations Figure2. Pin Configuration of FS2012 (Top View) Table 1 Pin Description Pin Number Pin Name Description 1 GND 2 FB 3 SW Ground Pin. Features Wide 3.6V to 32V Input Voltage Range Output Adjustable from 0.8V to 30V Maximum Duty Cycle 100% Minimum Drop Out 0.6V Fixed 300KHz Switching Frequency 12A Constant Output Current Capability Internal

More information

pdf

pdf DEC - 50 Hz CHDC - 50Hz (Chinese Oven ) September 2011 16400016 1 1 ! ComServ Support Center Web Site WWW.ACPSOLUTIONS.COM Telephone Number... 1-866-426-2621 or 319-368-8195 E-Mail: commercialservice@acpsolutions.com!!!

More information

WT210/230数字功率计简易操作手册

WT210/230数字功率计简易操作手册 T0/0 数 字 功 率 计 操 作 手 册 I 040-0 第 版 目 录 第 章 第 章 第 章 功 能 说 明 与 数 字 显 示. 系 统 构 成 和 结 构 图... -. 数 字 / 字 符 初 始 菜 单... -. 测 量 期 间 的 自 动 量 程 监 视 器 量 程 溢 出 和 错 误 提 示... - 开 始 操 作 之 前. 连 接 直 接 输 入 时 的 测 量 回 路...

More information

2. (1 ) 10 ( 10 ), 20 ; 20 ; 50 ; 100 (2 ) 3, 10 ; 10 ; 30 ; 30 (3 ) 3. 1.,,,,,,, 2.,,,, ;, 3.,,,,,,,,,,, ;,,, 2

2. (1 ) 10 ( 10 ), 20 ; 20 ; 50 ; 100 (2 ) 3, 10 ; 10 ; 30 ; 30 (3 ) 3. 1.,,,,,,, 2.,,,, ;, 3.,,,,,,,,,,, ;,,, 2 1. A B C D (1 ) A, A, :, ;, ;, ;, (2 ) B ;, : 28, ; 28, 60, ; 60, (3 ) C, ; ( ), : 10%, ; 10%,, (4 ) D,, 5 20,, 3000,,,,, A, D,,, 500, 50%,, 1 2. (1 ) 10 ( 10 ), 20 ; 20 ; 50 ; 100 (2 ) 3, 10 ; 10 ; 30

More information

Aquasnap Junior 30RH/RA RH/RA

Aquasnap Junior 30RH/RA RH/RA Aquasnap Junior 30RH/RA007-013 - 2004 11 25 1 30RH/RA007-013 2 30RH/RA007-013 30RH/ RA007-013 30RH/RA Junior Aquasnap CCN PRO-Dialog Plus PRO-DIALOG Plus PRO-Dialog Plus PID PRO-Dialog Plus PRO-Dialog

More information

_NT K_SC_A5_ _print.pdf

_NT K_SC_A5_ _print.pdf The power behind competitiveness Ultron NTUPS www.deltagreentech.com.cn Ultron NT ii 1 : ---------------------------------------------------------1 2 : --------------------------------------------------------------------4

More information

bmc171_v1

bmc171_v1 使用.0 寸 PU 屏 bit 的接法, 应去掉 L 和 L, 这两个口做为 GPIO 用于 US-OTG 的检测和控制注意 :.0 寸 PU 屏和. 寸 RG 屏 bit 接法有区别 0V VOM=.V L " -V V LHSY LE LLK LVSY L-EN PWM-L PWM-L L L L0 L L L L L L L0 L L L L L L L L L L L0 L L0 L L L

More information

IEC A( ) B C D II

IEC A( ) B C D II ICS 13.120 K 09 GB 4706.1 2005/IEC 60335-1:2004(Ed4.1) 1 Household and similar electrical appliances- Safety General requirements IEC60335-1 2004 Ed4.1,IDT 2005-08-26 2006-08-01 IEC 1 2 3 4 5 6 7 8 9 10

More information

untitled

untitled 0755-82134672 Macroblock MBI6655 1 LED Small Outline Transistor 1A 3 LED 350mA 12V97% 6~36 Hysteretic PFM 0.3Ω GSB: SOT-89-5L (Start-Up) (OCP) (TP) LED Small Outline Package 5 MBI6655 LED / 5 LED MBI6655

More information

BB.3

BB.3 I IURNA L S AN S ï EK VOA ó N m 8 ç 6-8 1 园 叫团团回国 J m l ll m i h M t m t ik i E v l i P g l l A i r L i m b h - T k l ik d i K t T m g i d T r p tc P g r h P r r m P r S t d i T g r T r h d p p r b h K

More information

MODEL 62000H SERIES 5KW / 10KW / 15KW 0 ~ 375A 0 ~ 1000V/2000V( ) : 200/220Vac, 380/400Vac, 440/480Vac 3U/15KW / & 150KW / ( 10 ms ~ 99 hours)

MODEL 62000H SERIES 5KW / 10KW / 15KW 0 ~ 375A 0 ~ 1000V/2000V( ) : 200/220Vac, 380/400Vac, 440/480Vac 3U/15KW / & 150KW / ( 10 ms ~ 99 hours) MODEL 62000H SERIES 5KW / 10KW / 15KW 0 ~ 375A 0 ~ 1000V/2000V( ) : 200/220Vac, 380/400Vac, 440/480Vac 3U/15KW / &150KW / ( 10 ms ~ 99 hours) 10 100 / PROGRAMMABLE DC POWER SUPPLY MODEL 62000H SERIES USB

More information

Protel Schematic

Protel Schematic Number evision Size ate: -ug- Sheet of File: :\WOWS\esktop\ 新建文件夹 \d-main.sch. rawn y: PN- L I SV S- MUT MUT PW L VS N T L uh L uh u/v u/v K k. p p K V S k K k V S K K K K P V S. u/v u/v L.uH p p.k V S.K.K.

More information

600231 122087 11 2012-006 2012 3 6 2012 3 4 9 9 2012 2 26 2012 2 29 [2011]41 2011 1 1 2011 2008 1,319 1,319 1 2011 1 1 2008 329.76 329.76 2011 10 1 2011 2011 738.55 9 0 0 2012 3 7 2 2012 2 26 [2011]41

More information

KDC-U5049 KDC-U4049 Made for ipod, and Made for iphone mean that an electronic accessory has been designed to connect specifically to ipod, or iphone,

KDC-U5049 KDC-U4049 Made for ipod, and Made for iphone mean that an electronic accessory has been designed to connect specifically to ipod, or iphone, KDC-U5049 KDC-U4049 Made for ipod, and Made for iphone mean that an electronic accessory has been designed to connect specifically to ipod, or iphone, respectively, and has been certified by the developer

More information

... 2 SK SK Command KA 9000 COM... 9 SK / SK / Autolock SK

... 2 SK SK Command KA 9000 COM... 9 SK / SK / Autolock SK SK 9000 ... 2 SK 9000... 4... 4... 5 SK 9000... 7... 9 Command KA 9000 COM... 9 SK 9000... 10 / SK 9000... 10 / Autolock... 12... 13... 14 SK 9000... 17... 18... 19... 19... 20 SK 9000... 20 ZH RU PT NL

More information

(Load Project) (Save Project) (OffLine Mode) (Help) Intel Hex Motor

(Load Project) (Save Project) (OffLine Mode) (Help) Intel Hex Motor 1 4.1.1.1 (Load) 14 1.1 1 4.1.1.2 (Save) 14 1.1.1 1 4.1.2 (Buffer) 16 1.1.2 1 4.1.3 (Device) 16 1.1.3 1 4.1.3.1 (Select Device) 16 2 4.1.3.2 (Device Info) 16 2.1 2 4.1.3.3 (Adapter) 17 2.1.1 CD-ROM 2 4.1.4

More information

4. I/O I/O Copyright 2001, Intellution, Inc. 4-1

4. I/O I/O Copyright 2001, Intellution, Inc. 4-1 4. I/O I/O Copyright 2001, Intellution, Inc. 4-1 4. I/O ifix SCADA I/O ifix ifix I/O I/O SCADA I/O Copyright 2001, Intellution, Inc. 4-2 4.1. A SCU SCU - - - - B SCU SCADA - - I/O Copyright 2001, Intellution,

More information

LK110_ck

LK110_ck Ck 电子琴 LK110CK1A Ck-1 1. 2. 1. 2. 3. (+) ( ) Ck-2 1. 2. 3. * 1. 2. 3. Ck-3 Ck-4 LCD LCD LCD LCD LCD LCD 15 * * / MIDI Ck-5 100 50 100 100 100 1 2 MIDI MIDI Ck-6 ... Ck-1... Ck-6... Ck-8... Ck-9... Ck-10...

More information

TX-NR3030_BAS_Cs_ indd

TX-NR3030_BAS_Cs_ indd TX-NR3030 http://www.onkyo.com/manual/txnr3030/adv/cs.html Cs 1 2 3 Speaker Cable 2 HDMI OUT HDMI IN HDMI OUT HDMI OUT HDMI OUT HDMI OUT 1 DIGITAL OPTICAL OUT AUDIO OUT TV 3 1 5 4 6 1 2 3 3 2 2 4 3 2 5

More information

EMI LOOPS FILTERING EMI ferrite noise suppressors

EMI LOOPS FILTERING EMI ferrite noise suppressors (HighSpeedBoardDesign) (HIGHSPEEDBOARDDESIGN) 1 1 3 1.1 3 1.1.1 3 1.1.2 vs 4 1.1.3 5 1.1.4 8 1.2 9 1.2.1 9 1.2.2 vs 1 1.3 1 1.3.1 11 1.3.1.1 11 1.3.1.2 12 1.3.1.3 12 1.3.1.4 12 1.3.1.5 12 2. 2.1 14 2.1.1

More information

Chroma 61500/ bit / RMS RMS VA ()61500 DSP THD /61508/61507/61609/61608/ (61500 ) Chroma STEP PULSE : LISTLIST 100 AC DC

Chroma 61500/ bit / RMS RMS VA ()61500 DSP THD /61508/61507/61609/61608/ (61500 ) Chroma STEP PULSE : LISTLIST 100 AC DC MODEL 61509/61508/61507/ 61609/61608/61607 PROGRAMMABLE AC POWER SOURCE MODEL 61509/61508/61507/ 61609/61608/61607 61509/61609: 6kVA 61508/61608: 4.5kVA 61507/61607: 3kVA : 0-175V/0-350V/Auto : DC, 15Hz-2kHz

More information

1.ai

1.ai HDMI camera ARTRAY CO,. LTD Introduction Thank you for purchasing the ARTCAM HDMI camera series. This manual shows the direction how to use the viewer software. Please refer other instructions or contact

More information

00 sirius 3R SIRIUS 3R 3RV1 0A 1 3RT1 3RH1 3 3RU11/3RB SIRIUS SIRIUS TC= / 3RV1 A 1 IEC6097- IP0 ( IP00) 1/3 IEC6097- (VDE0660) DIN VDE 06 0 AC690V, I cu 00V 1) P A n I n I cu A kw A A ka S00 0.16 0.0

More information

Layout 1

Layout 1 P&P P&P 1989 ESSEX P&P Onyx Onyx P & P ISO9001 2000 P&P P & P 1 Finch Drive, Springwood Ind Est, Braintree, Essex, UK, CM7 2SF +44 0 1376550525 +44 0 1376552389 info@p-p-t.co.uk 88 215217 0086 512 63327966

More information

如 果 此 設 備 對 無 線 電 或 電 視 接 收 造 成 有 害 干 擾 ( 此 干 擾 可 由 開 關 設 備 來 做 確 認 ), 用 戶 可 嘗 試 用 以 下 一 種 或 多 種 方 法 來 消 除 這 個 干 擾 : 重 新 調 整 與 確 定 接 收 天 線 方 向 增 大 此 設

如 果 此 設 備 對 無 線 電 或 電 視 接 收 造 成 有 害 干 擾 ( 此 干 擾 可 由 開 關 設 備 來 做 確 認 ), 用 戶 可 嘗 試 用 以 下 一 種 或 多 種 方 法 來 消 除 這 個 干 擾 : 重 新 調 整 與 確 定 接 收 天 線 方 向 增 大 此 設 版 權 前 言 本 出 版 物, 包 括 所 有 照 片 插 圖 與 軟 體 均 受 國 際 版 權 法 之 保 護, 所 有 權 利 均 被 保 留 此 說 明 書 和 其 中 所 包 含 的 任 何 材 料 都 不 可 以 在 沒 有 作 者 的 書 面 許 可 下 被 複 製 版 本 1.0 免 責 聲 明 製 造 商 不 對 說 明 書 內 容 作 任 何 陳 述 或 擔 保, 基 於 此

More information

iml v C / 0W EVM - pplication Notes. IC Description The iml8683 is a Three Terminal Current Controller (TTCC) for regulating the current flowin

iml v C / 0W EVM - pplication Notes. IC Description The iml8683 is a Three Terminal Current Controller (TTCC) for regulating the current flowin iml8683-220v C / 0W EVM - pplication Notes iml8683 220V C 0W EVM pplication Notes Table of Content. IC Description... 2 2. Features... 2 3. Package and Pin Diagrams... 2 4. pplication Circuit... 3 5. PCB

More information

Persuasive Techniques (motorcycle helmet)

Persuasive Techniques  (motorcycle helmet) M O D E A T H E E L E M E N T S O F A N A R G U M E N T 1n t h l s t e s t i m o n y g iv e n b e f o r e t h e M a ry l a n d Se n a t e t h e s p e a ke r m a ke s a s t r o n g c l a i m a b o u t t

More information

iml88-0v C / 8W T Tube EVM - pplication Notes. IC Description The iml88 is a Three Terminal Current Controller (TTCC) for regulating the current flowi

iml88-0v C / 8W T Tube EVM - pplication Notes. IC Description The iml88 is a Three Terminal Current Controller (TTCC) for regulating the current flowi iml88-0v C / 8W T Tube EVM - pplication Notes iml88 0V C 8W T Tube EVM pplication Notes Table of Content. IC Description.... Features.... Package and Pin Diagrams.... pplication Circuit.... PCB Layout

More information

热设计网

热设计网 例 例 Agenda Popular Simulation software in PC industry * CFD software -- Flotherm * Advantage of Flotherm Flotherm apply to Cooler design * How to build up the model * Optimal parameter in cooler design

More information

untitled

untitled 0755 85286856 0755 82484849 路 4.5V ~5.5V 流 @VDD=5.0V,

More information

接线端子--Connectors规格书.doc

接线端子--Connectors规格书.doc Connectors with/without wire protector high-temperature resistant* High grade flexible strips Resistant to temperature up to 100 C (to 140 C) Multiple approvals Raised base Available with or without wire

More information

Microsoft Word - AP1515V02

Microsoft Word - AP1515V02 Document No. Rev.: V0.20 Page: 1 of 9 Revision History Rev. DRN # History Initiator Effective Date V01 V02 Initial document 黃宗文 Add second package description 葉宗榮 2014/05/15 2015/09/08 Initiator: 雷晨妤 (DCC)

More information

MICROMSTER 410/420/430/440 MICROMSTER kw 0.75 kw 0.12kW 250kW MICROMSTER kw 11 kw D C01 MICROMSTER kw 250kW E86060-

MICROMSTER 410/420/430/440 MICROMSTER kw 0.75 kw 0.12kW 250kW MICROMSTER kw 11 kw D C01 MICROMSTER kw 250kW E86060- D51.2 2003 MICROMSTER 410/420/430/440 D51.2 2003 micromaster MICROMSTER 410/420/430/440 0.12kW 250kW MICROMSTER 410/420/430/440 MICROMSTER 410 0.12 kw 0.75 kw 0.12kW 250kW MICROMSTER 420 0.12 kw 11 kw

More information

-2 4 - cr 5 - 15 3 5 ph 6.5-8.5 () 450 mg/l 0.3 mg/l 0.1 mg/l 1.0 mg/l 1.0 mg/l () 0.002 mg/l 0.3 mg/l 250 mg/l 250 mg/l 1000 mg/l 1.0 mg/l 0.05 mg/l 0.05 mg/l 0.01 mg/l 0.001 mg/l 0.01 mg/l () 0.05 mg/l

More information

(Guangzhou) AIT Co, Ltd V 110V [ ]! 2

(Guangzhou) AIT Co, Ltd V 110V [ ]! 2 (Guangzhou) AIT Co, Ltd 020-84106666 020-84106688 http://wwwlenxcn Xi III Zebra XI III 1 (Guangzhou) AIT Co, Ltd 020-84106666 020-84106688 http://wwwlenxcn 230V 110V [ ]! 2 (Guangzhou) AIT Co, Ltd 020-84106666

More information

untitled

untitled DOP www.deltaww.com DOP (RS232/RS485/ RS422) DOP USB SD 30 100 PLC Best Performance Huma Beautiful Display Beneficial Feature 1 DOP LED 65536 2D n Machine Interface s 2 DOP-B DOP-B 4.3 inches Wide B03S211

More information

Microsoft Word - CP details 2.doc

Microsoft Word - CP details 2.doc 給 諾 大 諾 20/6/201 /2012 腦 性 麻 痺 家 長 的 信 筆 者 話 : 時 堂 如 間 玩 果 你, 我 諾 是 唔 諾 係 大 一 用 腦 定 了 個 性 說 自 麻 大 得 己 痺 腦 對 的 性 家, 生 麻 長 命 自 痺 的 來 己 話 家 報 長, judge, 你 答, 一 了 永 定 我 遠 只 認 倆 都 可 為 係 作, 這, 免 為 封 唯 得 一 信 一

More information

01CP-WX3030WNetc_CO_ENG.indd

01CP-WX3030WNetc_CO_ENG.indd Data Video Projector User s Manual (Concise) ModelS: 8928A/8930A/8931WA/ 8933W Information in this Guide may change due to product improvements. To obtain the latest manuals, literature, and software please

More information

mm420£±£±-ÐÂ

mm420£±£±-ÐÂ MICROMASTER 420 MICROMASTER 420 MICROMASTER 420 CD-ROM 1 3 2 4 3 5 4 MICROMASTER 420 6 4.1 4.2 7 4.3 7 4.4 8 4.5 BOP / AOP 9 5 10 5.1 P0010 P0970 10 5.2 11 5.3 BOP (P0700=1) / 11 5.4 (AOP) 11 5.5 11 5.6

More information

FM1935X智能非接触读写器芯片

FM1935X智能非接触读写器芯片 FM33A0xx MCU 2017. 05 2.0 1 (http://www.fmsh.com/) 2.0 2 ... 3 1... 4 1.1... 4 1.2... 4 1.3... 5 1.3.1... 5 1.3.2... 5 1.4... 8 1.4.1 LQFP100... 8 1.4.2 LQFP80... 9 1.4.3... 9 2... 15 2.1 LQFP100... 15

More information

SDP 1 2 3 4 8 9 10 12 19

SDP 1 2 3 4 8 9 10 12 19 SDP SDP 1 2 3 4 8 9 10 12 19 SDP 2 SDP CANBUS 3m/s 48 1 2 N 3 4 5 6 7 8 9 EMC EMC ENS008212 EN618003 10 IP21 SDP 3 1 1 4 2 5 3 P24 103 104 N24 G24 P24 101 102 N24 G24 J2 J3 n P2 P1 P3 J2 J1 J3 1 P2 P1

More information

目 录

目 录 1 Quick51...1 1.1 SmartSOPC Quick51...1 1.2 Quick51...1 1.3 Quick51...2 2 Keil C51 Quick51...4 2.1 Keil C51...4 2.2 Keil C51...4 2.3 1 Keil C51...4 2.4 Flash Magic...9 2.5 ISP...9 2.6...10 2.7 Keil C51...12

More information

VioCard-300 user manual

VioCard-300 user manual VioGate VioCard-300 ( 2.0.0) 2005 2005 2 15 2 3 VioGate 绍... 6 1.1 产 简... 6 1.2 产... 6 1.3... 7 1.4 内... 7 1.5 导览... 8 VioGate... 10 2.1 VioGate 络 认...10 2.2 VioGate...11 软... 16 3.1 VioCard-300 盘...16

More information

Ps22Pdf

Ps22Pdf 1 1 1 5 10 12 13 13 16 19 26 31 33 37 38 38 49 53 60 63 79 81 81 92 112 129 132 135 144 149 150 150 155 158 1 165 178 187 191 193 194 194 207 212 217 218 223 231 233 234 234 239 245 247 251 256 259 261

More information

ICD ICD ICD ICD ICD

ICD ICD ICD ICD ICD MPLAB ICD2 MPLAB ICD2 PIC MPLAB-IDE V6.0 ICD2 usb PC RS232 MPLAB IDE PC PC 2.0 5.5V LED EEDATA MPLAB ICD2 Microchip MPLAB-IDE v6.0 Windows 95/98 Windows NT Windows 2000 www.elc-mcu.com 1 ICD2...4 1.1 ICD2...4

More information

Table of Contents Power Film Capacitors Power Film Capacitors Series Table Product Type Series Voltage Capacitance() Page DC-Link Power Film Capacitors Power Film Capacitors Power Film Capacitors Power

More information

中国轮胎商业网宣传运作收费标准

中国轮胎商业网宣传运作收费标准 中 国 轮 胎 工 厂 DOT 大 全 序 号 DOT 国 家 工 厂 名 ( 中 文 ) 1 02 中 国 曹 县 贵 德 斯 通 轮 胎 有 限 公 司 2 03 中 国 唐 山 市 灵 峰 轮 胎 有 限 公 司 3 04 中 国 文 登 市 三 峰 轮 胎 有 限 公 司 4 08 中 国 安 徽 安 粮 控 股 股 份 有 限 公 司 5 0D 中 国 贵 州 轮 胎 厂 6 0F 中 国

More information

SIMOCODE pro 3UF PCS SIMOCODE ES SIMOCODE pro 3UF UL22 38 PROFIBUS MCC Siemens LV

SIMOCODE pro 3UF PCS SIMOCODE ES SIMOCODE pro 3UF UL22 38 PROFIBUS MCC Siemens LV SIMOCODE pro 03.2009 SIRIUS Answers for industry. SIMOCODE pro 3UF7 2-2 - 4-4 - 7-9 - PCS 7 10 - SIMOCODE ES SIMOCODE pro 3UF7 11-18 - 21-22 - 30-35 - 36-37 3UL22 38 PROFIBUS MCC Siemens LV 1 2009 SIMOCODE

More information

VASP应用运行优化

VASP应用运行优化 1 VASP wszhang@ustc.edu.cn April 8, 2018 Contents 1 2 2 2 3 2 4 2 4.1........................................................ 2 4.2..................................................... 3 5 4 5.1..........................................................

More information

安全防范

安全防范 8989 Be Right TM Sigma 900 5/03 2003 ...1...4...8 1.1...8 1.2...9 1.2.1...9 1.2.2...12 1.3...12 1.4...12 1.4.1...12 1.4.2...13 1.4.3...14 1.5...15 1.6...16 1.7...16 1.7.1...17 1.7.2...17 1.7.3...18 1.7.4

More information

P4VM800_BIOS_CN.p65

P4VM800_BIOS_CN.p65 1 Main H/W Monitor Boot Security Exit System Overview System Time System Date [ 17:00:09] [Fri 02/25/2005] BIOS Version : P4VM800 BIOS P1.00 Processor Type : Intel (R) Pentium (R) 4 CPU 2.40 GHz Processor

More information

P4V88+_BIOS_CN.p65

P4V88+_BIOS_CN.p65 1 Main H/W Monitor Boot Security Exit System Overview System Time System Date [ 17:00:09] [Wed 12/22/2004] BIOS Version : P4V88+ BIOS P1.00 Processor Type : Intel (R) Pentium (R) 4 CPU 2.40 GHz Processor

More information

001Contents

001Contents Selection Guide Inductions of types Selection guide Contents 002 003 Standard capacitive sensors DC series AC series 008 024 Special capacitive sensors High temperature series Ring series 029 035 Accessories

More information

audiogram3 Owners Manual

audiogram3 Owners Manual USB AUDIO INTERFACE ZH 2 AUDIOGRAM 3 ( ) * Yamaha USB Yamaha USB ( ) ( ) USB Yamaha (5)-10 1/2 AUDIOGRAM 3 3 MIC / INST (XLR ) (IEC60268 ): 1 2 (+) 3 (-) 2 1 3 Yamaha USB Yamaha Yamaha Steinberg Media

More information

Quanta Y11C - Schematics.

Quanta Y11C - Schematics. IS (" / " / ") Lay-Vine Intel resent ay ULT Platform lock iagram RL SOIMM Maxima Gs PGE RL SOIMM Maxima Gs PGE System IOS SPI ROM PGE ST0 - st H Package :. (mm) Power : PGE ST O Package :. (mm) Power :

More information

物品重量分級器.doc

物品重量分級器.doc Ω Ω Ω Ω Ω Ω Ω 9 A R = Ω Ω + - - + R = A R = - ρ A A R = + A A R = A ρ Ω = + A A A - R + + = + = ρ ) A A ) ( A R ( + + = + + = A ) A R (+ R R = R R = F F Active Dummy V Active Dummy ± ± ± mv = mv ±

More information

untitled

untitled Ω min VaRβ ( x) x X T T T rx = E( x y) = x u = rp, x I = 1 R i R i f Ri Rf i R c Rc Rf Rp Rf ρpc...(4) c p c Rc ρcp ( Rp Rf) + Rf...(5) p Rc R f c Rp p ρcp R f R c p p ρ cp r A = rd D ra r rd r > > A A

More information

Microsoft Word - 32PFL5520_T3-32PFL5525_T3-42PFL5520_T3-42PFL5525_T3-46PFL5520_T3-46PFL5525_T3.doc

Microsoft Word - 32PFL5520_T3-32PFL5525_T3-42PFL5520_T3-42PFL5525_T3-46PFL5520_T3-46PFL5525_T3.doc . PFL0/T PFL/T GP0W00S G00F0ST 0G 0D S F0 FUSE- N0 SOKET T.0AH/0V R0 0K /W 0 I0 AP00DG- 0NF 0 0 D D R0 0NF D D 0K /W MH MH R0 M % /W- R0 0K- R0 0K /W 0 0V YP SHARP"&PHS" 0G 00 PHS " 0G 00 T P V ( Top Vicory

More information

E1D0-8N0837M

E1D0-8N0837M VS-OUT VS VG OMPONENT V V S RG/HV Y/Pb/Pr VS VS Y- LVS it Full H PNEL RF TUNER T HP&HP TV_VS Key-Ic NT R M R RM X HMI HMI PS TMS/-Ic HMI POWER US US-/- US TV UIO UIO GPIO YUV&VG V V -OUT UIO IE & PLL URT

More information

M M M SOT bit UNUFFR R IMM UNUFFR R IMM HyperTransport LIN OUT IN x RIIIFIRST LOGIL IMM lock Generator RTM0N- PI X X RX0 HyperTransport LIN0 PU I/F IN

M M M SOT bit UNUFFR R IMM UNUFFR R IMM HyperTransport LIN OUT IN x RIIIFIRST LOGIL IMM lock Generator RTM0N- PI X X RX0 HyperTransport LIN0 PU I/F IN TITL SHT OVR SHT LO IGRM POWR LIVRY LO ISTRIUTION RVISION HISTORY ST 0 M PU - R IMM/ - RX0-HT LIN I/F RX0-PI I/F 0 RX0-SYSTM I/F RX0-POWR LO GN S0-PI/PI/PU/LP S0-PI/GPIO/US/U S0-ST/I/HWM/SPI S0-POWR&OUPLING

More information

G30

G30 MMI Mdbus TU DNP.0 R 2 RS22 RS485Mdbus TU TP/IP R 0MB / / - V T V ar I Hz VA W PFv Ia, Ib, Mvar,, Ic, MW MVA LED L D RS22 RS485 TM Mdbus RTU, TM RTU TP/IP, DNP.0 2 EnerVista V, f, Hz 56 750/760 ANSI 750/760

More information

Microsoft Word - AUCOL_2007JUN19_BOE_BAB_SAF_INF_POT_TA_999.doc

Microsoft Word - AUCOL_2007JUN19_BOE_BAB_SAF_INF_POT_TA_999.doc EMI / EMC 设 计 秘 籍 电 子 产 品 设 计 工 程 师 必 备 手 册 目 录 一 EMC 工 程 师 必 须 具 备 的 八 大 技 能 二 EMC 常 用 元 件 三 EMI/EMC 设 计 经 典 85 问 四 EMC 专 用 名 词 大 全 五 产 品 内 部 的 EMC 设 计 技 巧 六 电 磁 干 扰 的 屏 蔽 方 法 七 电 磁 兼 容 (EMC) 设 计 如 何

More information

LED/Smart TV LED/ Function List Products \ Application Tuner block DSP block / I/O Voice/Aud

LED/Smart TV LED/ Function List Products \ Application Tuner block DSP block / I/O Voice/Aud LED/Smart TV LED/智慧電視 www.passivecomponent.com 1 www.passivecomponent.com LED/Smart TV LED/ Function List 1 2 3 4 5 6 7 8 9 10 11 12 13 14 Products \ Application Tuner block DSP block / I/O Voice/Audio

More information

iml v C / 4W Down-Light EVM - pplication Notes. IC Description The iml8683 is a Three Terminal Current Controller (TTCC) for regulating the cur

iml v C / 4W Down-Light EVM - pplication Notes. IC Description The iml8683 is a Three Terminal Current Controller (TTCC) for regulating the cur iml8683-220v C / 4W Down-Light EVM - pplication Notes iml8683 220V C 4W Down Light EVM pplication Notes Table of Content. IC Description... 2 2. Features... 2 3. Package and Pin Diagrams... 2 4. pplication

More information

目录

目录 ALTERA_CPLD... 3 11SY_03091... 3 12SY_03091...4....5 21 5 22...8 23..10 24..12 25..13..17 3 1EPM7128SLC.......17 3 2EPM7032SLC.......18 33HT46R47......19..20 41..20 42. 43..26..27 5151DEMO I/O...27 52A/D89C51...28

More information

rd4780_grus_debug_v1.0_end

rd4780_grus_debug_v1.0_end J Ethernet on J US ON S S S S S S S S R_N WE_N ETHERNET_INT ETHERNET_S_N ETHERNET_RST ETHERNET_M RST_N TO_TX TRST_N TK TMS TI_RX US_PWEN P M LKK T-V.V WiFi_IO.V T-V WiFi_IO.V J WIFI&GPS.V T_WKE GPS_OS_EN

More information

Microsoft Word - LR1122B-B.doc

Microsoft Word - LR1122B-B.doc UNISONIC TECHNOLOGIES CO., LTD LOW NOISE ma LDO REGULATOR DESCRIPTION The UTC is a typical LDO (linear regulator) with the features of High output voltage accuracy, low supply current, low ON-resistance,

More information

untitled

untitled 1 2 3 4 9 2010 5 6 () -018L-FH002 () 7 -018L-FH002 1 2012 6 24 8 9 10 11 % % % % 12 13 14 0 0 0 51.375% ( ) (1) 22333.74 22333.74 (2) (%)(3) (2)/(1) 40% - - - - - - - - - - - - - - - - - - - - - - - -

More information